MC68HC711E20CFS2 MOTOROLA [Motorola, Inc], MC68HC711E20CFS2 Datasheet - Page 93

no-image

MC68HC711E20CFS2

Manufacturer Part Number
MC68HC711E20CFS2
Description
Microcontrollers
Manufacturer
MOTOROLA [Motorola, Inc]
Datasheet
5.2.6 Configuration Control Register
5.3 Effects of Reset
M68HC11E Family — Rev. 5
MOTOROLA
EE[3:0] — EEPROM Mapping Bits
NOSEC — Security Mode Disable Bit
NOCOP — COP System Disable Bit
ROMON — ROM (EPROM) Enable Bit
EEON — EEPROM Enable Bit
When a reset condition is recognized, the internal registers and control bits are
forced to an initial state. Depending on the cause of the reset and the operating
mode, the reset vector can be fetched from any of six possible locations. Refer to
Table
These initial states then control on-chip peripheral systems to force them to known
startup states, as described in the following subsections.
EE[3:0] apply only to MC68HC811E2. Refer to
and On-Chip
Refer to
Refer to
Refer to
Address:
Reset:
Read:
Write:
0 = COP enabled (forces reset on timeout)
1 = COP disabled (does not force reset on timeout)
5-2.
Freescale Semiconductor, Inc.
COP Watchdog Timeout
For More Information On This Product,
Table 5-2. Reset Cause, Reset Vector, and Operating Mode
Clock monitor failure
POR or RESET pin
Section 2. Operating Modes and On-Chip
Section 2. Operating Modes and On-Chip
Section 2. Operating Modes and On-Chip
Cause of Reset
$103F
Bit 7
EE3
Figure 5-3. Configuration Control Register (CONFIG)
0
Memory.
Go to: www.freescale.com
Resets and Interrupts
EE2
6
0
EE1
5
0
Normal Mode
$FFFE, FFFF
$FFFC, FFFD
$FFFA, FFFB
Vector
EE0
4
0
NOSEC
3
1
Section 2. Operating Modes
NOCOP
Memory.
Memory.
Memory.
$BFFE, $BFFF
$BFFC, $BFFD
$BFFA, $BFFB
or Bootstrap
Special Test
2
1
Resets and Interrupts
ROMON
Effects of Reset
1
1
Data Sheet
EEON
Bit 0
1
93

Related parts for MC68HC711E20CFS2