SAB-C167CR-4R33M INFINEON [Infineon Technologies AG], SAB-C167CR-4R33M Datasheet - Page 68

no-image

SAB-C167CR-4R33M

Manufacturer Part Number
SAB-C167CR-4R33M
Description
16-Bit Single-Chip Microcontroller
Manufacturer
INFINEON [Infineon Technologies AG]
Datasheet
4.4
4.4.1
The internal operation of the C167CR is controlled by the internal CPU clock
edges of the CPU clock can trigger internal (e.g. pipeline) or external (e.g. bus cycles)
operations.
The specification of the external timing (AC Characteristics) therefore depends on the
time between two consecutive edges of the CPU clock, called “TCL” (see
Figure 10
The CPU clock signal
different mechanisms. The duration of TCLs and their variation (and also the derived
external timing) depends on the used mechanism to generate
be regarded when calculating the timings for the C167CR.
Note: The example for PLL operation shown in the fig. above refers to a PLL factor of 4.
The used mechanism to generate the basic CPU clock is selected by bitfield CLKCFG
in register RP0H.7-5.
Upon a long hardware reset register RP0H is loaded with the logic levels present on the
Data Sheet
Phase Locked Loop Operation
f
f
Direct Clock Drive
f
f
Prescaler Operation
f
f
OSC
CPU
OSC
CPU
OSC
CPU
AC Parameters
Definition of Internal Timing
Generation Mechanisms for the CPU Clock
f
CPU
can be generated from the oscillator clock signal
66
TCL
f
CPU
Electrical Parameters
TCL
. This influence must
TCL
TCL
TCL
TCL
MCT04338
Figure
V3.3, 2005-02
f
C167CR
C167SR
CPU
f
OSC
. Both
10).
via

Related parts for SAB-C167CR-4R33M