SAB-C167CR-4R33M INFINEON [Infineon Technologies AG], SAB-C167CR-4R33M Datasheet - Page 74

no-image

SAB-C167CR-4R33M

Manufacturer Part Number
SAB-C167CR-4R33M
Description
16-Bit Single-Chip Microcontroller
Manufacturer
INFINEON [Infineon Technologies AG]
Datasheet
4.4.4
Table 17
Parameter
CLKOUT cycle time
CLKOUT high time
CLKOUT low time
CLKOUT rise time
CLKOUT fall time
1) The CLKOUT cycle time is influenced by the PLL jitter.
Figure 15
Variable Memory Cycles
The bus timing shown below is programmable via the BUSCONx registers. The duration
of ALE and two types of waitstates can be selected. This table summarizes the possible
bus cycle durations.
Table 18
Bus Cycle Type
Demultiplexed bus cycle
with normal ALE
Demultiplexed bus cycle
with extended ALE
Multiplexed bus cycle with
normal ALE
Multiplexed bus cycle with
extended ALE
Data Sheet
For a single CLKOUT cycle (2 TCL) the deviation caused by the PLL jitter is below 1 ns (for
For longer periods the relative deviation decreases (see PLL deviation formula).
CLKOUT
External Bus Timing
CLKOUT Reference Signal
CLKOUT Signal Timing
Variable Memory Cycles
tc
5
Bus Cycle Duration
4 + 2 × (15 - <MCTC>)
+ 2 × (1 - <MTTC>)
6 + 2 × (15 - <MCTC>)
+ 2 × (1 - <MTTC>)
6 + 2 × (15 - <MCTC>)
+ 2 × (1 - <MTTC>)
8 + 2 × (15 - <MCTC>)
+ 2 × (1 - <MTTC>)
tc
6
tc
72
7
Symbol
tc
tc
tc
tc
tc
5
6
7
8
9
Unit
TCL
TCL
TCL
TCL
CC
CC
CC
CC
CC
tc
8
25/33 MHz, 0 Waitstates
80 ns/60.6 ns
120 ns/90.9 ns
120 ns/90.9 ns
160 ns/121.2 ns
Min.
8
6
Electrical Parameters
tc
9
Limits
30
1)
Max.
4
4
f
V3.3, 2005-02
CPU
C167CR
C167SR
> 25 MHz).
MCT04415
Unit
ns
ns
ns
ns
ns

Related parts for SAB-C167CR-4R33M