M30622SAFP MITSUBISHI [Mitsubishi Electric Semiconductor], M30622SAFP Datasheet - Page 36

no-image

M30622SAFP

Manufacturer Part Number
M30622SAFP
Description
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Manufacturer
MITSUBISHI [Mitsubishi Electric Semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M30622SAFP
Manufacturer:
AVAGO
Quantity:
18
Part Number:
M30622SAFP
Manufacturer:
MITSUBISHI
Quantity:
852
Part Number:
M30622SAFP
Manufacturer:
MITSUBISHI
Quantity:
20 000
Part Number:
M30622SAFP#U5
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Clock Generating Circuit
36
The following paragraphs describes the clocks generated by the clock generating circuit.
(1) Main clock
(2) Sub-clock
(3) BCLK
(4) Peripheral function clock(f
(5) f
(6) f
The main clock is generated by the main clock oscillation circuit. After a reset, the clock is divided by 8 to
the BCLK. The clock can be stopped using the main clock stop bit (bit 5 at address 0006
clock, after switching the operating clock source of CPU to the sub-clock, reduces the power dissipation.
After the oscillation of the main clock oscillation circuit has stabilized, the drive capacity of the main clock
oscillation circuit can be reduced using the X
Reducing the drive capacity of the main clock oscillation circuit reduces the power dissipation. This bit
changes to “1” when shifting from high-speed/medium-speed mode to stop mode and at a reset. When
shifting from low-speed/low power dissipation mode to stop mode, the value before stop mode is re-
tained.
The sub-clock is generated by the sub-clock oscillation circuit. No sub-clock is generated after a reset.
After oscillation is started using the port Xc select bit (bit 4 at address 0006
selected as the BCLK by using the system clock select bit (bit 7 at address 0006
that the sub-clock oscillation has fully stabilized before switching.
After the oscillation of the sub-clock oscillation circuit has stabilized, the drive capacity of the sub-clock
oscillation circuit can be reduced using the X
Reducing the drive capacity of the sub-clock oscillation circuit reduces the power dissipation. This bit
changes to “1” when shifting to stop mode and at a reset.
The BCLK is the clock that drives the CPU, and is fc or the clock is derived by dividing the main clock by
1, 2, 4, 8, or 16. The BCLK is derived by dividing the main clock by 8 after a reset. The BCLK signal can
be output from BCLK pin by the BCLK output disable bit (bit 7 at address 0004
sion and the microprocessor modes.
The main clock division select bit 0(bit 6 at address 0006
speed/medium-speed to stop mode and at reset. When shifting from low-speed/low power dissipation
mode to stop mode, the value before stop mode is retained.
The clock for the peripheral devices is derived from the main clock or by dividing it by 1, 8, or 32. The
peripheral function clock is stopped by stopping the main clock or by setting the WAIT peripheral function
clock stop bit (bit 2 at 0006
This clock is derived by dividing the sub-clock by 32. It is used for the timer A and timer B counts.
This clock has the same frequency as the sub-clock. It is used for the BCLK and for the watchdog timer.
C32
C
16
) to “1” and then executing a WAIT instruction.
1
, f
8
, f
32
CIN
IN
, f
-X
-X
1SIO2
OUT
COUT
drive capacity select bit (bit 5 at address 0007
, f
drive capacity select bit (bit 3 at address 0006
8SIO2
16
) changes to “1” when shifting from high-
,f
32SIO2
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
,f
AD
)
16
16
), the sub-clock can be
) in the memory expan-
16
). However, be sure
M16C / 62A Group
Mitsubishi microcomputers
16
). Stopping the
16
16
).
).

Related parts for M30622SAFP