EP910LC-35

Manufacturer Part NumberEP910LC-35
ManufacturerAltera Corporation
EP910LC-35 datasheet
 


Specifications of EP910LC-35

PackagePLCC44Date_code09+
1
Page 1
2
Page 2
3
Page 3
4
Page 4
5
Page 5
6
Page 6
7
Page 7
8
Page 8
9
Page 9
10
Page 10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
Page 1/42

Download datasheet (729Kb)Embed
Next
May 1999, ver. 5
Features
Altera Corporation
A-DS-CLASSIC-05
®
Complete device family with logic densities of 300 to 900 usable gates
(see
Table
1)
Device erasure and reprogramming with non-volatile EPROM
configuration elements
Fast pin-to-pin logic delays as low as 10 ns and counter frequencies
as high as 100 MHz
24 to 68 pins available in dual in-line package (DIP), plastic J-lead
chip carrier (PLCC), pin-grid array (PGA), and small-outline
integrated circuit (SOIC) packages
Programmable security bit for protection of proprietary designs
100% generically tested to provide 100% programming yield
Programmable registers providing D, T, JK, and SR flipflops with
individual clear and clock controls
Software design support featuring the Altera
development system on Windows-based PCs, as well as
Sun SPARCstation, HP 9000 Series 700/800, IBM RISC System/6000
workstations, and third-party development systems
Programming support with Altera’s Master Programming Unit
(MPU); programming hardware from Data I/O, BP Microsystems,
and other third-party programming vendors
Additional design entry and simulation support provided by EDIF,
library of parameterized modules (LPM), Verilog HDL, VHDL, and
other interfaces to popular EDA tools from manufacturers such as
Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys,
Synplicity, and VeriBest
Table 1. Classic Device Features
Feature
Usable gates
Macrocells
Maximum user I/O pins
t
(ns)
PD
f
(MHz)
CNT
EPLD Family
®
MAX+PLUS
EP610
EP910
EP610I
EP910I
300
450
16
24
22
38
10
12
100
76.9
Classic
Data Sheet
®
II
EP1810
900
48
64
20
50
745