CY37128P84125JXI

Manufacturer Part NumberCY37128P84125JXI
DescriptionPLCC
ManufacturerCypress Semiconductor Corporation.
CY37128P84125JXI datasheet
 


Specifications of CY37128P84125JXI

Date_code06+  
1
Page 1
2
Page 2
3
Page 3
4
Page 4
5
Page 5
6
Page 6
7
Page 7
8
Page 8
9
Page 9
10
Page 10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
Page 5/64

Download datasheet (3Mb)Embed
PrevNext
The buried macrocell also supports input register capability.
The buried macrocell can be configured to act as an input
register (D-type or latch) whose input comes from the I/O pin
associated with the neighboring macrocell. The output of all
buried macrocells is sent directly to the PIM regardless of its
configuration.
I/O Macrocell
Figure 2 illustrates the architecture of the I/O macrocell. The
I/O macrocell supports the same functions as the buried
macrocell with the addition of I/O capability. At the output of the
macrocell, a polarity control mux is available to select active
LOW or active HIGH signals. This has the added advantage
of allowing significant logic reduction to occur in many appli-
cations.
The Ultra37000 macrocell features a feedback path to the PIM
separate from the I/O pin input path. This means that if the
macrocell is buried (fed back internally only), the associated
I/O pin can still be used as an input.
FROM PTM
0
16
PRODUCT
TERMS
0
1
2
3
4
C0
C1
FROM PTM
0
16
PRODUCT
TERMS
0
1
2
3
4
C0 C1 C24
ASYNCHRONOUS
BLOCK RESET
4 SYNCHRONOUS CLOCKS (CLK0,CLK1,CLK2,CLK3)
ASYNCHRONOUS
1 ASYNCHRONOUS CLOCK(PTCLK)
BLOCK PRESET
Document #: 38-03007 Rev. *E
Bus Hold Capabilities on all I/Os
Bus-hold, which is an improved version of the popular internal
pull-up resistor, is a weak latch connected to the pin that does
not degrade the device’s performance. As a latch, bus-hold
maintains the last state of a pin when the pin is placed in a
high-impedance state, thus reducing system noise in
bus-interface applications. Bus-hold additionally allows
unused device pins to remain unconnected on the board,
which is particularly useful during prototyping as designers can
route new signals to the device without cutting trace connec-
tions to V
or GND. For more information, see the application
CC
note Understanding Bus-Hold—A Feature of Cypress CPLDs.
Programmable Slew Rate Control
Each output has a programmable configuration bit, which sets
the output slew rate to fast or slow. For designs concerned with
meeting FCC emissions standards the slow edge provides for
lower system noise. For designs requiring very high perfor-
mance the fast edge rate provides maximum system perfor-
mance.
I/O MACROCELL
0
1
C25
0
O
P
D/T/L
Q
1
O
R
DECODE
C24
1
0
C2 C3
BURIED MACROCELL
0
1
C25
0
0
O
O
P
1
1
D/T/L
Q
C7
Q
R
DECODE
1
0
C2 C3
FEEDBACK TO PIM
FEEDBACK TO PIM
FEEDBACK TO PIM
Figure 2. I/O and Buried Macrocells
Ultra37000 CPLD Family
FAST
SLEW
SLOW
C26
I/O CELL
O
0
1
“0”
0
C4
“1”
1
O
2
3
C6 C5
OE0 OE1
Page 5 of 64