LCMXO640C-4MN100I Lattice, LCMXO640C-4MN100I Datasheet - Page 26

no-image

LCMXO640C-4MN100I

Manufacturer Part Number
LCMXO640C-4MN100I
Description
CPLD - Complex Programmable Logic Devices 640 LUTs 74 IO 1.8/2 .5/3.3V -4 Spd I
Manufacturer
Lattice
Datasheet

Specifications of LCMXO640C-4MN100I

Rohs
yes
Memory Type
SRAM
Number Of Macrocells
320
Maximum Operating Frequency
550 MHz
Delay Time
4.2 ns
Number Of Programmable I/os
74
Operating Supply Voltage
1.8 V, 2.5 V, 3.3 V
Maximum Operating Temperature
+ 100 C
Minimum Operating Temperature
- 40 C
Package / Case
CSBGA-100
Mounting Style
SMD/SMT
Factory Pack Quantity
1800
Supply Current
17 mA
Supply Voltage - Max
3.465 V
Supply Voltage - Min
1.71 V

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LCMXO640C-4MN100I
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Lattice Semiconductor
Figure 2-22. MachXO Configuration and Programming
Density Shifting
The MachXO family has been designed to enable density migration in the same package. Furthermore, the archi-
tecture ensures a high success rate when performing design migration from lower density parts to higher density
parts. In many cases, it is also possible to shift a lower utilization design targeted for a high-density device to a
lower density device. However, the exact details of the final resource utilization will impact the likely success in
each case.
Port
Mode
Program in seconds
Memory Space
Non-Volatile
Background
ISP 1149.1 TAP Port
microseconds
Download in
Power-up
Refresh
2-23
SRAM Memory
Space
1532
MachXO Family Data Sheet
Configure in milliseconds
Architecture

Related parts for LCMXO640C-4MN100I