LCMXO640E-3FTN256I Lattice, LCMXO640E-3FTN256I Datasheet - Page 15

no-image

LCMXO640E-3FTN256I

Manufacturer Part Number
LCMXO640E-3FTN256I
Description
CPLD - Complex Programmable Logic Devices 640 LUTs 159 IO 1.2V -3 Spd I
Manufacturer
Lattice
Datasheet

Specifications of LCMXO640E-3FTN256I

Rohs
yes
Memory Type
SRAM
Number Of Macrocells
320
Maximum Operating Frequency
500 MHz
Delay Time
4.9 ns
Number Of Programmable I/os
159
Operating Supply Voltage
1.2 V
Maximum Operating Temperature
+ 100 C
Minimum Operating Temperature
- 40 C
Package / Case
FTBGA-256
Mounting Style
SMD/SMT
Factory Pack Quantity
450
Supply Current
14 mA
Supply Voltage - Max
1.26 V
Supply Voltage - Min
1.14 V

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LCMXO640E-3FTN256I
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Lattice Semiconductor
The EBR memory supports three forms of write behavior for single or dual port operation:
1. Normal – data on the output appears only during the read cycle. During a write cycle, the data (at the current
2. Write Through – a copy of the input data appears at the output of the same port. This mode is supported for
3. Read-Before-Write – when new data is being written, the old contents of the address appears at the output.
FIFO Configuration
The FIFO has a write port with Data-in, CEW, WE and CLKW signals. There is a separate read port with Data-out,
RCE, RE and CLKR signals. The FIFO internally generates Almost Full, Full, Almost Empty and Empty Flags. The
Full and Almost Full flags are registered with CLKW. The Empty and Almost Empty flags are registered with CLKR.
The range of programming values for these flags are in Table 2-7.
Table 2-7. Programmable FIFO Flag Ranges
The FIFO state machine supports two types of reset signals: RSTA and RSTB. The RSTA signal is a global reset
that clears the contents of the FIFO by resetting the read/write pointer and puts the FIFO flags in their initial reset
state. The RSTB signal is used to reset the read pointer. The purpose of this reset is to retransmit the data that is in
the FIFO. In these applications it is important to keep careful track of when a packet is written into or read from the
FIFO.
Memory Core Reset
The memory array in the EBR utilizes latches at the A and B output ports. These latches can be reset asynchro-
nously. RSTA and RSTB are local signals, which reset the output latches associated with Port A and Port B respec-
tively. The Global Reset (GSRN) signal resets both ports. The output data latches and associated resets for both
ports are as shown in Figure 2-13.
address) does not appear on the output. This mode is supported for all data widths.
all data widths.
This mode is supported for x9, x18 and x36 data widths.
Full (FF)
Almost Full (AF)
Almost Empty (AE)
Empty (EF)
N = Address bit width
Flag Name
2-12
Programming Range
1 to (up to 2
1 to Full-1
1 to Full-1
0
N
MachXO Family Data Sheet
-1)
Architecture

Related parts for LCMXO640E-3FTN256I