LCMXO640E-3FTN256I Lattice, LCMXO640E-3FTN256I Datasheet - Page 17

no-image

LCMXO640E-3FTN256I

Manufacturer Part Number
LCMXO640E-3FTN256I
Description
CPLD - Complex Programmable Logic Devices 640 LUTs 159 IO 1.2V -3 Spd I
Manufacturer
Lattice
Datasheet

Specifications of LCMXO640E-3FTN256I

Rohs
yes
Memory Type
SRAM
Number Of Macrocells
320
Maximum Operating Frequency
500 MHz
Delay Time
4.9 ns
Number Of Programmable I/os
159
Operating Supply Voltage
1.2 V
Maximum Operating Temperature
+ 100 C
Minimum Operating Temperature
- 40 C
Package / Case
FTBGA-256
Mounting Style
SMD/SMT
Factory Pack Quantity
450
Supply Current
14 mA
Supply Voltage - Max
1.26 V
Supply Voltage - Min
1.14 V

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LCMXO640E-3FTN256I
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Lattice Semiconductor
PIO Groups
On the MachXO devices, PIO cells are assembled into two different types of PIO groups, those with four PIO cells
and those with six PIO cells. PIO groups with four IOs are placed on the left and right sides of the device while PIO
groups with six IOs are placed on the top and bottom. The individual PIO cells are connected to their respective
sysIO buffers and PADs.
On all MachXO devices, two adjacent PIOs can be joined to provide a complementary Output driver pair. The I/O
pin pairs are labeled as "T" and "C" to distinguish between the true and complement pins.
The MachXO1200 and MachXO2280 devices contain enhanced I/O capability. All PIO pairs on these larger
devices can implement differential receivers. In addition, half of the PIO pairs on the left and right sides of these
devices can be configured as LVDS transmit/receive pairs. PIOs on the top of these larger devices also provide PCI
support.
Figure 2-15. Group of Four Programmable I/O Cells
Figure 2-16. Group ofþSix Programmable I/O Cells
PIO
The PIO blocks provide the interface between the sysIO buffers and the internal PFU array blocks. These blocks
receive output data from the PFU array and a fast output data signal from adjacent PFUs. The output data and fast
Four PIOs
Six PIOs
This structure is used on the top
and bottom of MachXO devices
This structure is used on the
left and right of MachXO devices
2-14
PIO A
PIO B
PIO C
PIO D
PIO E
PIO F
PIO B
PIO A
PIO C
PIO D
PADB "C"
PADA "T"
PADC "T"
PADE "T"
PADF "C"
PADD "C"
PADB "C"
PADA "T"
PADC "T"
PADD "C"
MachXO Family Data Sheet
Architecture

Related parts for LCMXO640E-3FTN256I