TE28F640J3C115SL7HA Intel, TE28F640J3C115SL7HA Datasheet - Page 8

no-image

TE28F640J3C115SL7HA

Manufacturer Part Number
TE28F640J3C115SL7HA
Description
IC FLASH 64MBIT 115NS 56TSOP
Manufacturer
Intel
Datasheet

Specifications of TE28F640J3C115SL7HA

Format - Memory
FLASH
Memory Type
StrataFlash® FLASH
Memory Size
64M (8Mx8, 4Mx16)
Speed
115ns
Interface
Parallel
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
56-TSOP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
860794
256-Mbit J3 (x8/x16)
2.0
8
Functional Overview
The Intel StrataFlash
16Mwords (256-Mbit, available on the 0.18µm lithography process only), 16 Mbytes or 8 Mwords
(128-Mbit), 8 Mbytes or 4 Mwords (64-Mbit), and 4 Mbytes or 2 Mwords (32-Mbit). These
devices can be accessed as 8- or 16-bit words. The 128-Mbit device is organized as one-hundred-
twenty-eight 128-Kbyte (131,072 bytes) erase blocks. The 64-Mbit device is organized as sixty-
four 128-Kbyte erase blocks while the 32-Mbit device contains thirty-two 128-Kbyte erase blocks.
A 128-bit Protection Register has multiple uses, including unique flash device identification.
The device’s optimized architecture and interface dramatically increases read performance by
supporting page-mode reads. This read mode is ideal for non-clock memory systems.
A Common Flash Interface (CFI) permits software algorithms to be used for entire families of
devices. This allows device-independent, JEDEC ID-independent, and forward- and backward-
compatible software support for the specified flash device families. Flash vendors can standardize
their existing interfaces for long-term compatibility.
Scalable Command Set (SCS) allows a single, simple software driver in all host systems to work
with all SCS-compliant flash memory devices, independent of system-level packaging (e.g.,
memory card, SIMM, or direct-to-board placement). Additionally, SCS provides the highest
system/device data transfer rates and minimizes device and system-level implementation costs.
A Command User Interface (CUI) serves as the interface between the system processor and
internal operation of the device. A valid command sequence written to the CUI initiates device
automation. An internal Write State Machine (WSM) automatically executes the algorithms and
timings necessary for block erase, program, and lock-bit configuration operations.
A block erase operation erases one of the device’s 128-Kbyte blocks typically within one second—
independent of other blocks. Each block can be independently erased 100,000 times. Block erase
suspend mode allows system software to suspend block erase to read or program data from any
other block. Similarly, program suspend allows system software to suspend programming (byte/
word program and write-to-buffer operations) to read data or execute code from any other block
that is not being suspended.
Each device incorporates a Write Buffer of 32 bytes (16 words) to allow optimum programming
performance. By using the Write Buffer, data is programmed in buffer increments. This feature can
improve system program performance more than 20 times over non-Write Buffer writes.
Blocks are selectively and individually lockable in-system.Individual block locking uses block
lock-bits to lock and unlock blocks. Block lock-bits gate block erase and program operations.
Lock-bit configuration operations set and clear lock-bits (Set Block Lock-Bit and Clear Block
Lock-Bits commands).
The Status Register indicates when the WSM’s block erase, program, or lock-bit configuration
operation is finished.
The STS (STATUS) output gives an additional indicator of WSM activity by providing both a
hardware signal of status (versus software polling) and status masking (interrupt masking for
background block erase, for example). Status indication using STS minimizes both CPU overhead
and system power consumption. When configured in level mode (default mode), it acts as a RY/
BY# signal. When low, STS indicates that the WSM is performing a block erase, program, or lock-
bit configuration. STS-high indicates that the WSM is ready for a new command, block erase is
®
memory family contains high-density memories organized as 32 Mbytes or
Datasheet

Related parts for TE28F640J3C115SL7HA