ISL6594ACRZ-T Intersil, ISL6594ACRZ-T Datasheet - Page 6

IC MOSFET DRVR SYNC BUCK 10-DFN

ISL6594ACRZ-T

Manufacturer Part Number
ISL6594ACRZ-T
Description
IC MOSFET DRVR SYNC BUCK 10-DFN
Manufacturer
Intersil
Datasheet

Specifications of ISL6594ACRZ-T

Configuration
High and Low Side, Synchronous
Input Type
PWM
Delay Time
10.0ns
Current - Peak
1.25A
Number Of Configurations
1
Number Of Outputs
2
High Side Voltage - Max (bootstrap)
36V
Voltage - Supply
10.8 V ~ 13.2 V
Operating Temperature
0°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
10-DFN
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISL6594ACRZ-T
Manufacturer:
INTERSIL
Quantity:
4 806
Part Number:
ISL6594ACRZ-T
Manufacturer:
INTERSIL
Quantity:
6 345
Description
Operation
Designed for versatility and speed, the ISL6594A and
ISL6594B MOSFET drivers control both high-side and low-side
N-Channel FETs of a half-bridge power train from one
externally provided PWM signal.
Prior to VCC exceeding its POR level, the Pre-POR
overvoltage protection function is activated during initial
start-up; the upper gate (UGATE) is held low and the lower
gate (LGATE), controlled by the Pre-POR overvoltage
protection circuits, is connected to the PHASE. Once the
VCC voltage surpasses the VCC Rising Threshold (See
“Electrical Specifications” on page 4), the PWM signal takes
control of gate transitions. A rising edge on PWM initiates
the turn-off of the lower MOSFET (see “Timing Diagram” on
page 6). After a short propagation delay [t
gate begins to fall. Typical fall times [t
“Electrical Specifications” on page 4. Adaptive shoot-through
circuitry monitors the LGATE voltage and determines the
upper gate delay time [t
and upper MOSFETs from conducting simultaneously. Once
this delay period is complete, the upper gate drive begins to
rise [t
A falling transition on PWM results in the turn-off of the upper
MOSFET and the turn-on of the lower MOSFET. A short
propagation delay [t
gate begins to fall [t
circuitry determines the lower gate delay time, t
PHASE voltage and the UGATE voltage are monitored, and
the lower gate is allowed to rise after PHASE drops below a
level or the voltage of UGATE to PHASE reaches a level
depending upon the current direction (See next section for
details). The lower gate then rises [t
MOSFET.
PWM
UGATE
RU
LGATE
t
] and the upper MOSFET turns on.
PDLL
FU
PDLU
]. Again, the adaptive shoot-through
PDHU
] is encountered before the upper
t
FL
]. This prevents both the lower
6
t
PDHU
RL
t
RU
FL
], turning on the lower
t
PDHL
] are provided in
PDLL
], the lower
PDHL
t
ISL6594A, ISL6594B
RL
FIGURE 1. TIMING DIAGRAM
t
PDLU
. The
t
FU
1.18V < PWM < 2.36V
Adaptive Zero Shoot-Through Deadtime Control
These drivers incorporate an adaptive deadtime control
technique to minimize deadtime, resulting in high efficiency
from the reduced freewheeling time of the lower MOSFETs’
body-diode conduction, and to prevent the upper and lower
MOSFETs from conducting simultaneously. This is
accomplished by ensuring either rising gate turns on its
MOSFET with minimum and sufficient delay after the other
has turned off.
During turn-off of the lower MOSFET, the LGATE voltage is
monitored until it drops below 1.75V, at which time the
UGATE is released to rise after 20ns of propagation delay.
Once the PHASE is high, the adaptive shoot-through
circuitry monitors the PHASE and UGATE voltages during a
PWM falling edge and the subsequent UGATE turn-off. If
either the UGATE falls to less than 1.75V above the PHASE
or the PHASE falls to less than +0.8V, the LGATE is
released to turn on.
Three-State PWM Input
A unique feature of these drivers and other Intersil drivers is
the addition of a shutdown window to the PWM input. If the
PWM signal enters and remains within the shutdown window
for a set hold off time, the driver outputs are disabled and
both MOSFET gates are pulled and held low. The shutdown
state is removed when the PWM signal moves outside the
shutdown window. Otherwise, the PWM rising and falling
thresholds outlined in the “Electrical Specifications” on
page 4 determine when the lower and upper gates are
enabled.
This feature helps prevent a negative transient on the output
voltage when the output is shut down, eliminating the
Schottky diode that is used in some systems for protecting
the load from reversed output voltage events.
t
TSSHD
t
PDTS
0.76V < PWM < 1.96V
t
TSSHD
December 3, 2007
t
PDTS
FN9157.5

Related parts for ISL6594ACRZ-T