KS8993M Micrel Inc, KS8993M Datasheet - Page 32

IC SWITCH 10/100 3PORT 128PQFP

KS8993M

Manufacturer Part Number
KS8993M
Description
IC SWITCH 10/100 3PORT 128PQFP
Manufacturer
Micrel Inc
Datasheets

Specifications of KS8993M

Applications
*
Mounting Type
Surface Mount
Package / Case
128-MQFP, 128-PQFP
Number Of Primary Switch Ports
3
Internal Memory Buffer Size
32
Operating Supply Voltage (typ)
1.8/2.5/3.3V
Fiber Support
Yes
Integrated Led Drivers
Yes
Phy/transceiver Interface
MII/SNI
Power Supply Type
Analog/Digital
Package Type
PQFP
Data Rate (typ)
10/100Mbps
Vlan Support
Yes
Operating Temperature (max)
70C
Operating Temperature (min)
0C
Pin Count
128
Mounting
Surface Mount
Jtag Support
No
Operating Supply Voltage (max)
1.89/3.465V
Operating Supply Voltage (min)
1.71/3.135V
Power Dissipation
800mW
Supply Current
0.1/0.19A
Operating Temperature Classification
Commercial
Data Rate
100Mbps
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
576-1013 - BOARD EVAL EXPERIMENT KS8993M
Lead Free Status / RoHS Status
Not Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
KS8993M
Manufacturer:
Micrel Inc
Quantity:
10 000
Part Number:
KS8993M
Manufacturer:
MICREL/麦瑞
Quantity:
20 000
Part Number:
KS8993MA5
Manufacturer:
Micrel Inc
Quantity:
10 000
Part Number:
KS8993MI
Manufacturer:
Micrel Inc
Quantity:
10 000
Part Number:
KS8993ML
Manufacturer:
Micrel Inc
Quantity:
10 000
The MIIM interface consists of the following:
The following table depicts the MII Management Interface frame format.
For the KS8993M, MIIM register access is selected when bit 2 of the PHY address is set to ‘0’. PHY address bits
[4:3] are not defined for MIIM register access, and hence can be set to either 0’s or 1’s in read/write operation.
Serial Management Interface (SMI)
The SMI is the KS8993M non-standard MIIM interface that provides access to all KS8993M configuration
registers. This interface allows an external device to completely monitor and control the states of the KS8993M.
The SMI interface consists of the following:
The following table depicts the SMI frame format.
For the KS8993M, SMI register access is selected when bit 2 of the PHY address is set to ‘1’. PHY address bits
[1:0] are not defined for SMI register access, and hence can be set to either 0’s or 1’s in read/write operation.
To access the KS8993M registers 0-127 (0x00 – 0x7F), the following applies:
Micrel, Inc.
April 2005
Write
Read
Write
Read
PHYAD[4:3] and REGAD[4:0] are concatenated to form the 7-bits address; that is, {PHYAD[4:3],
REGAD[4:0]} = bits [6:0] of the 7-bits address.
A physical connection that incorporates the data line (MDIO) and the clock line (MDC).
A specific protocol that operates across the aforementioned physical connection that allows an external
Access to a set of six 16-bits registers, consisting of standard MIIM registers [0:5].
A physical connection that incorporates the data line (MDIO) and the clock line (MDC).
A specific protocol that operates across the aforementioned physical connection that allows an external
controller to communicate with the KS8993M device.
Access to all KS8993M configuration registers. Registers access includes the Global, Port and
Advanced Control Registers 0-127 (0x00 – 0x7F), and indirect access to the standard MIIM registers
[0:5].
controller to communicate with the KS8993M device.
Preamble
Preamble
32 1’s
32 1’s
32 1’s
32 1’s
Start of
Frame
Start of
Frame
01
01
Table 6. Serial Management Interface (SMI) Frame Format
01
01
Table 5. MII Management Interface Frame Format
Read/Write
OP Code
Read/Write
OP Code
10
01
10
01
PHY
Address
Bits [4:0]
PHY
Address
Bits [4:0]
RR1xx
RR1xx
xx0AA
xx0AA
32
REG
Address
Bits [4:0]
REG
Address
Bits [4:0]
RRRRR
RRRRR
RRRRR
RRRRR
TA
TA
Z0
10
Z0
10
Data
Bits [15:0]
DDDDDDDD_DDDDDDDD
DDDDDDDD_DDDDDDDD
Data
Bits [15:0]
0000_0000_DDDD_DDDD
xxxx_xxxx_DDDD_DDDD
KS8993M/ML/MI
M9999-041205
Idle
Idle
Z
Z
Z
Z

Related parts for KS8993M