C8051F120DK Silicon Laboratories Inc, C8051F120DK Datasheet - Page 329

DEVKIT-F120/21/22/23/24/25/26/27

C8051F120DK

Manufacturer Part Number
C8051F120DK
Description
DEVKIT-F120/21/22/23/24/25/26/27
Manufacturer
Silicon Laboratories Inc
Type
MCUr
Datasheet

Specifications of C8051F120DK

Contents
Evaluation Board, Power Supply, USB Cables, Adapter and Documentation
Processor To Be Evaluated
C8051F12x and C8051F13x
Interface Type
USB
Silicon Manufacturer
Silicon Labs
Core Architecture
8051
Silicon Core Number
C8051F120
Silicon Family Name
C8051F12x
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
For Use With/related Products
C8051F120, 121, 122, 123, 124, 125, 126, 127
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
336-1224

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
C8051F120DK
Manufacturer:
SiliconL
Quantity:
4
Part Number:
C8051F120DK
Manufacturer:
*
Quantity:
1
24.2.1. Edge-triggered Capture Mode
In this mode, a valid transition on the CEXn pin causes PCA0 to capture the value of the PCA0 counter/
timer and load it into the corresponding module's 16-bit capture/compare register (PCA0CPLn and
PCA0CPHn). The CAPPn and CAPNn bits in the PCA0CPMn register are used to select the type of transi-
tion that triggers the capture: low-to-high transition (positive edge), high-to-low transition (negative edge),
or either transition (positive or negative edge). When a capture occurs, the Capture/Compare Flag (CCFn)
in PCA0CN is set to logic 1 and an interrupt request is generated if CCF interrupts are enabled. The CCFn
bit is not automatically cleared by hardware when the CPU vectors to the interrupt service routine, and
must be cleared by software.
Note: The signal at CEXn must be high or low for at least 2 system clock cycles in order to be valid.
PWM16 ECOM CAPP CAPN
Table 24.2. PCA0CPM Register Settings for PCA Capture/Compare Modules
Port I/O
X
X
X
X
X
X
0
1
X = Don’t Care
X
X
X
1
1
1
1
1
Crossbar
0
1
0
0
0
0
0
1
Figure 24.4. PCA Capture Mode Diagram
CEXn
0
0
0
0
0
0
1
1
MAT
0
0
0
1
1
0
0
0
TOG
W
P
M
1
6
n
0
0
0
0
1
1
0
0
PCA0CPMn
C
O
M
E
n
Rev. 1.4
C
A
P
P
n
C
A
P
N
n
0
1
M
A
T
n
PWM ECCF
O
G
T
n
0
0
0
0
0
1
1
1
W
P
M
n
C8051F120/1/2/3/4/5/6/7
C
C
E
F
n
0
1
X
X
X
X
X
X
0
0
C
F
C
R
PCA0CN
C
C
F
5
Capture triggered by positive edge
C
C
F
4
Capture triggered by transition on
PCA
Timebase
C
C
F
3
C8051F130/1/2/3
Capture triggered by negative
16-Bit Pulse Width Modulator
C
C
8-Bit Pulse Width Modulator
F
2
C
C
F
1
PCA Interrupt
C
C
F
0
High Speed Output
Frequency Output
Capture
Operation Mode
Software Timer
edge on CEXn
PCA0CPLn
PCA0L
on CEXn
CEXn
PCA0CPHn
PCA0H
329

Related parts for C8051F120DK