C8051F020DK Silicon Laboratories Inc, C8051F020DK Datasheet - Page 142

DEV KIT FOR F020/F021/F022/F023

C8051F020DK

Manufacturer Part Number
C8051F020DK
Description
DEV KIT FOR F020/F021/F022/F023
Manufacturer
Silicon Laboratories Inc
Type
MCUr
Datasheet

Specifications of C8051F020DK

Contents
Evaluation Board, Power Supply, USB Cables, Adapter and Documentation
Processor To Be Evaluated
C8051F02x
Interface Type
USB
Silicon Manufacturer
Silicon Labs
Core Architecture
8051
Silicon Core Number
C8051F020
Silicon Family Name
C8051F02x
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
For Use With/related Products
Silicon Laboratories C8051 F020/021/022/023
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
336-1200

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
C8051F020DK
Manufacturer:
SiliconL
Quantity:
10
C8051F020/1/2/3
MCU with proprietary value-added firmware before distribution. The value-added firmware can be protected while
allowing additional code to be programmed in remaining program memory space later.
The Software Read Limit (SRL) is a 16-bit address that establishes two logical partitions in the program memory
space. The first is an upper partition consisting of all the program memory locations at or above the SRL address, and
the second is a lower partition consisting of all the program memory locations starting at 0x0000 up to (but exclud-
ing) the SRL address. Software in the upper partition can execute code in the lower partition, but is prohibited from
reading locations in the lower partition using the MOVC instruction. (Executing a MOVC instruction from the upper
partition with a source address in the lower partition will always return a data value of 0x00.) Software running in the
lower partition can access locations in both the upper and lower partition without restriction.
The Value-added firmware should be placed in the lower partition. On reset, control is passed to the value-added
firmware via the reset vector. Once the value-added firmware completes its initial execution, it branches to a predeter-
mined location in the upper partition. If entry points are published, software running in the upper partition may exe-
cute program code in the lower partition, but it cannot read the contents of the lower partition. Parameters may be
passed to the program code running in the lower partition either through the typical method of placing them on the
stack or in registers before the call or by placing them in prescribed memory locations in the upper partition.
The SRL address is specified using the contents of the FLASH Access Register. The 16-bit SRL address is calculated
as 0xNN00, where NN is the contents of the SRL Security Register. Thus, the SRL can be located on 256-byte bound-
aries anywhere in program memory space. However, the 512-byte erase sector size essentially requires that a 512
boundary be used. The contents of a non-initialized SRL security byte is 0x00, thereby setting the SRL address to
0x0000 and allowing read access to all locations in program memory space by default.
142
Bits 7-0: FLACL: FLASH Access Limit.
R/W
Bit7
This register holds the high byte of the 16-bit program memory read/write/erase limit address. The
entire 16-bit access limit address value is calculated as 0xNN00 where NN is replaced by contents of
FLACL. A write to this register sets the FLASH Access Limit. This register can only be written once
after any reset. Any subsequent writes are ignored until the next reset.
R/W
Bit6
Figure 15.2. FLACL: FLASH Access Limit
R/W
Bit5
R/W
Bit4
Rev. 1.4
R/W
Bit3
R/W
Bit2
R/W
Bit1
R/W
Bit0
SFR Address:
00000000
Reset Value
0xB7

Related parts for C8051F020DK