C8051F060DK Silicon Laboratories Inc, C8051F060DK Datasheet - Page 317

DEV KIT FOR F060/F062/F063

C8051F060DK

Manufacturer Part Number
C8051F060DK
Description
DEV KIT FOR F060/F062/F063
Manufacturer
Silicon Laboratories Inc
Type
MCUr
Datasheet

Specifications of C8051F060DK

Contents
Evaluation Board, Power Supply, USB Cables, Adapter and Documentation
Processor To Be Evaluated
C8051F06x
Interface Type
USB
Silicon Manufacturer
Silicon Labs
Core Architecture
8051
Silicon Core Number
C8051F060
Silicon Family Name
C8051F06x
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
For Use With/related Products
C8051060, C8051F062 and C8051F063
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
336-1214

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
C8051F060DK
Manufacturer:
Silicon Labs
Quantity:
135
26.
Each MCU has an on-chip JTAG interface and logic to support boundary scan for production and in-sys-
tem testing, Flash read/write operations, and non-intrusive in-circuit debug. The JTAG interface is fully
compliant with the IEEE 1149.1 specification. Refer to this specification for detailed descriptions of the Test
Interface and Boundary-Scan Architecture. Access of the JTAG Instruction Register (IR) and Data Regis-
ters (DR) are as described in the Test Access Port and Operation of the IEEE 1149.1 specification.
The JTAG interface is accessed via four dedicated pins on the MCU: TCK, TMS, TDI, and TDO.
Through the 16-bit JTAG Instruction Register (IR), any of the eight instructions shown in Figure 26.1 can
be commanded. There are three DR’s associated with JTAG Boundary-Scan, and four associated with
Flash read/write operations on the MCU.
IR Value
0xFFFF
0x0000
0x0002
0x0004
0x0082
0x0083
0x0084 Flash Address
0x0085
Bit15
JTAG (IEEE 1149.1)
Flash Control
Flash Scale
Instruction
Flash Data
PRELOAD
SAMPLE/
EXTEST
IDCODE
BYPASS
Selects FLASHSCL Register which controls the Flash one-shot timer and
Selects FLASHCON Register to control how the interface logic responds
Selects FLASHADR Register which holds the address of all Flash read,
Figure 26.1. IR: JTAG Instruction Register
Selects the Boundary Data Register for observability and presetting the
Selects FLASHDAT Register for reads and writes to the Flash memory
Selects the Boundary Data Register for control and observability of all
to reads and writes to the FLASHDAT Register
Rev. 1.2
Selects Bypass Data Register
write, and erase operations
Selects device ID Register
C8051F060/1/2/3/4/5/6/7
read-always enable
scan-path latches
Description
device pins
Bit0
Reset Value
0x0000
317

Related parts for C8051F060DK