R0K561622S000BE Renesas Electronics America, R0K561622S000BE Datasheet - Page 385

KIT STARTER FOR H8SX/1622

R0K561622S000BE

Manufacturer Part Number
R0K561622S000BE
Description
KIT STARTER FOR H8SX/1622
Manufacturer
Renesas Electronics America
Series
Renesas Starter Kits (RSK)r
Type
MCUr
Datasheets

Specifications of R0K561622S000BE

Contents
Board, Cables, CD, Debugger, Power Supply
Silicon Manufacturer
Renesas
Features
Coding And Debugging, E10A Emulator, RS232 Serial Connection
Kit Contents
Board
Silicon Family Name
H8SX/1622F
Silicon Core Number
R5F61622N50LGV
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With/related Products
H8SX/1622
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
10.5
The DTC stores transfer information in the data area. When activated, the DTC reads transfer
information that is stored in the data area and transfers data on the basis of that transfer
information. After the data transfer, it writes updated transfer information back to the data area.
Since transfer information is in the data area, it is possible to transfer data over any required
number of channels. There are three transfer modes: normal, repeat, and block.
The DTC specifies the source address and destination address in SAR and DAR, respectively.
After a transfer, SAR and DAR are incremented, decremented, or fixed independently.
Table 10.2 shows the DTC transfer modes.
Table 10.2 DTC Transfer Modes
Notes: 1. Either source or destination is specified to repeat area.
Setting the CHNE bit in MRB to 1 makes it possible to perform a number of transfers with a
single activation (chain transfer). Setting the CHNS bit in MRB to 1 can also be made to have
chain transfer performed only when the transfer counter value is 0.
Figure 10.4 shows a flowchart of DTC operation, and table 10.3 summarizes the chain transfer
conditions (combinations for performing the second and third transfers are omitted).
Transfer
Mode
Normal
Repeat*
Block*
2
2. Either source or destination is specified to block area.
3. After transfer of the specified transfer count, initial state is recovered to continue the
1
Operation
operation.
Size of Data Transferred at
One Transfer Request
1 byte/word/longword
1 byte/word/longword
Block size specified by CRAH (1
to 256 bytes/words/longwords)
Memory Address Increment or
Decrement
Incremented/decremented by 1, 2, or 4,
or fixed
Incremented/decremented by 1, 2, or 4,
or fixed
Incremented/decremented by 1, 2, or 4,
or fixed
Rev. 2.00 Sep. 16, 2009 Page 355 of 1036
Section 10 Data Transfer Controller (DTC)
REJ09B0414-0200
Transfer
Count
1 to 65536
1 to 256*
1 to 65536
3

Related parts for R0K561622S000BE