HW-V5-ML506-UNI-G Xilinx Inc, HW-V5-ML506-UNI-G Datasheet - Page 22

EVALUATION PLATFORM VIRTEX-5

HW-V5-ML506-UNI-G

Manufacturer Part Number
HW-V5-ML506-UNI-G
Description
EVALUATION PLATFORM VIRTEX-5
Manufacturer
Xilinx Inc
Series
Virtex™-5 SXTr
Type
DSPr
Datasheet

Specifications of HW-V5-ML506-UNI-G

Contents
Evaluation Platform, DVI Adapter and CompactFlash Card
Silicon Manufacturer
Xilinx
Features
JTAG Programming Interface, Platform Flash, External Clocking
Kit Contents
Board, Cable, PSU, CD, Docs
Silicon Family Name
Virtex-5
Silicon Core Number
XC5VSX50TFFG1136
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With/related Products
XC5VSX50TFFG1136
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HW-V5-ML506-UNI-G
Manufacturer:
XILINX
0
Chapter 1: ML505/ML506/ML507 Evaluation Platform
22
8. User Pushbuttons (Active-High)
9. CPU Reset Button (Active-Low)
10. XGI Expansion Headers
Differential Expansion I/O Connectors
Five active-High user pushbuttons are available for general purpose usage and are
arranged in a North-East-South-West-Center orientation (only the center one is cited in
Figure 1-2, page
Table 1-7: User Pushbutton Connections
The CPU reset button is an active-Low pushbutton and is used as a system or user reset
button. This pushbutton switch is wired only to an FPGA I/O pin so it can also be used as
a general-purpose pushbutton switch
Table 1-8: CPU Reset Connections
The board contains expansion headers for easy expansion or adaptation of the board for
other applications. The expansion connectors use standard 0.1-inch headers. The
expansion connectors contain connections to single-ended and differential FPGA I/Os,
ground, 2.5V/3.3V/5V power, JTAG chain, and the IIC bus. All signals on connectors J4
and J6 have matched length traces that are matched to each other.
Header J4 contains 16 pairs of differential signal connections to the FPGA I/Os. This
permits the signals on this connector to carry high-speed differential signals, such as LVDS
data. All differential signals are routed with 100Ω differential trace impedance. Matched
length traces are used across all differential signals on J5. Consequently, these signals
connect to the FPGA I/O, and they can be used as independent single-ended nets. The
V
summarizes the differential connections on this expansion I/O connector.
CCIO
Designator
Designator
Reference
Reference
SW10
SW12
SW13
SW14
SW11
SW7
of these signals can be set to 2.5V or 3.3V by setting jumper J20.
15).
N (GPIO North)
S (GPIO South)
E (GPIO East)
W (GPIO West)
C (GPIO Center)
Table 1-7
Label/Definition
Label/Definition
CPU RESET
www.xilinx.com
summarizes the user pushbutton connections.
(Table
1-8).
FPGA Pin
FPGA Pin
ML505/ML506/ML507 Evaluation Platform
AK7
AJ7
AJ6
U8
V8
E9
UG347 (v3.1.1) October 7, 2009
Table 1-9, page 23
R

Related parts for HW-V5-ML506-UNI-G