ATAVRONEKIT Atmel, ATAVRONEKIT Datasheet - Page 97

KIT AVR/AVR32 DEBUGGER/PROGRMMR

ATAVRONEKIT

Manufacturer Part Number
ATAVRONEKIT
Description
KIT AVR/AVR32 DEBUGGER/PROGRMMR
Manufacturer
Atmel
Series
AVR®r
Type
Debuggerr
Datasheets

Specifications of ATAVRONEKIT

Contents
Programmer/Debugger
Processor To Be Evaluated
AVR32
Data Bus Width
32 bit
Interface Type
ISP, JTAG
Core Architecture
AVR
Kit Contents
ATAVRONEKIT
Tool / Board Applications
General Purpose MCU, MPU, DSP, DSC
Development Tool Type
Hardware / Software - Dev Kit (Dev Tool)
Rohs Compliant
Yes
Mcu Supported Families
AVR32 32-bit MCU
For Use With/related Products
AVR® Devices
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATAVRONEKIT
Manufacturer:
Atmel
Quantity:
135
8067M–AVR–09/10
33. RTC Counter value not correctly read after sleep
34. Pending asynchronous RTC-interrupts will not wake up device
35. TWI, the minimum I
36. TWI address-mask feature is non-functional
37. TWI, a general address call will match independent of the R/W-bit value
38. TWI Transmit collision flag not cleared on repeated start
If EBI Power Reduction Bit is set while EBI is enabled, accessing external memory could
result in bus hang-up, blocking all further access to all data memory.
Problem fix/Workaround
Ensure that EBI is disabled before setting EBI Power Reduction bit.
If the RTC is set to wake up the device on RTC Overflow and bit 0 of RTC CNT is identical to
bit 0 of RTC PER as the device is entering sleep, the value in the RTC count register can not
be read correctly within the first prescaled RTC clock cycle after wakeup. The value read will
be the same as the value in the register when entering sleep.
The same applies if RTC Compare Match is used as wake-up source.
Problem fix/Workaround
Wait at least one prescaled RTC clock cycle before reading the RTC CNT value.
Asynchronous Interrupts from the Real-Time-Counter that is pending when the sleep
instruction is executed, will be ignored until the device is woken from another source or the
source triggers again.
Problem fix/Workaround
None.
If the TWI is in Master Read mode and issues a Repeated Start on the bus, this will immedi-
ately release the SCL line even if one complete SCL low period has not passed. This means
that the minimum SCL low time in the I2C specification could be violated.
Problem fix/Workaround
If this is a problem in the application, ensure in software that the Repeated Start is never
issued before one SCL low time has passed.
The address-mask feature is non-functional, so the TWI can not perform hardware address
match on more than one address.
Problem fix/Workaround
If the TWI must respond to multiple addresses, enable Promiscuous Mode for the TWI to
respond to all address and implement the address-mask function in software.
When the TWI is in Slave mode and a general address call is issued on the bus, the TWI
Slave will get an address match regardless of the received R/W bit.
Problem fix/Workaround
Use software to check the R/W-bit on general call address match.
The TWI transmit collision flag should be automatically cleared on start and repeated start,
but is only cleared on start.
2
C SCL low time could be violated in Master Read mode
XMEGA A1
97

Related parts for ATAVRONEKIT