EVAL-AD7476ACB Analog Devices Inc, EVAL-AD7476ACB Datasheet - Page 22

no-image

EVAL-AD7476ACB

Manufacturer Part Number
EVAL-AD7476ACB
Description
BOARD EVAL FOR AD7476A
Manufacturer
Analog Devices Inc
Datasheet

Specifications of EVAL-AD7476ACB

Rohs Status
RoHS non-compliant
Number Of Adc's
1
Number Of Bits
12
Sampling Rate (per Second)
1M
Data Interface
Serial
Inputs Per Adc
1 Differential
Input Range
0 ~ 5.25 V
Power (typ) @ Conditions
17.5mW @ 1MSPS, 5 V
Voltage Supply Source
Single
Operating Temperature
-40°C ~ 85°C
Utilized Ic / Part
AD7476A
Lead Free Status / Rohs Status
Not Compliant
AD7476A/AD7477A/AD7478A
CS going low clocks out the first leading zero to be read in by
the microcontroller or DSP. The remaining data is then clocked
out by subsequent SCLK falling edges beginning with the
second leading zero. Thus, the first falling clock edge on the
serial clock has the first leading zero provided and also clocks
out the second leading zero. For the AD7476A, the final bit in
the data transfer is valid on the 16th falling edge, having been
clocked out on the previous (15th) falling edge.
In applications with a slower SCLK, it is possible to read in data
on each SCLK rising edge. In this case, the first falling edge of
SCLK clocks out the second leading zero, which can be read in
the first rising edge. However, the first leading zero that was
clocked out when CS went low will be missed, unless it was not
read in the first falling edge. The 15th falling edge of SCLK clocks
out the last bit and it can be read in the 15th rising SCLK edge.
If CS goes low just after one SCLK falling edge has elapsed, CS
clocks out the first leading zero as it did before, and it can be
read in the SCLK rising edge. The next SCLK falling edge clocks
out the second leading zero, and it can be read in the following
rising edge.
SDATA
THREE-STATE
SCLK
CS
t
2
Z
1
ZERO
4 LEADING ZEROS
2
ZERO
Figure 27. AD7478A in a 12 SCLK Cycle Serial Interface
3
ZERO
10.5(1/
t
CONVERT
4
f
SCLK
1/THROUGHPUT
DB7
Rev. E | Page 22 of 28
)
5
DB6
AD7478A IN A 12 SCLK CYCLE SERIAL INTERFACE
For the AD7478A, if CS is brought high in the 12th rising edge
after four leading zeros and eight bits of the conversion have
been provided, the part can achieve a 1.2 MSPS throughput
rate. For the AD7478A, the track-and-hold goes back into track
in the 11th rising edge. In this case, a f
throughput of 1.2 MSPS give a cycle time of
With t
satisfies the requirement of 225 ns for t
From Figure 27, t
where t
This allows a value of 237 ns for t
requirement of 50 ns.
t
0.5 (1/f
2
11
2
+ 10.5(1/f
8
= 10 ns min, this leaves t
B
= 36 ns maximum.
DB0
SCLK
t
8
12
) + t
SCLK
ACQ
8
)+ t
THREE-STATE
+ t
is comprised of
ACQ
QUIET
t
ACQ
t
QUIET
= 833 ns
t
1
ACQ
QUIET
to be 298 ns. This 298 ns
, satisfying the minimum
SCLK
ACQ
.
= 20 MHz and a

Related parts for EVAL-AD7476ACB