ISL6421 Intersil Corporation, ISL6421 Datasheet

no-image

ISL6421

Manufacturer Part Number
ISL6421
Description
Single Output LNB Supply and Control Voltage Regulator with I2C Interface for Advanced Satellite Set-top Box Designs
Manufacturer
Intersil Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISL6421AERZ
Manufacturer:
Intersil
Quantity:
135
Part Number:
ISL6421ERZ
Manufacturer:
Intersil
Quantity:
50
Single Output LNB Supply and Control
Voltage Regulator with I
Advanced Satellite Set-top Box Designs
The ISL6421 is a highly integrated solution for supplying
power and control signals from advanced satellite set-top
box (STB) modules to the low noise block (LNB). This device
is comprised of a current-mode boost PWM and a low-noise
linear regulator, along with the circuitry required for I
device interfacing and for providing DiSEqC
control signals to the LNB.
A regulated output voltage is available at the output terminal
(VOUT) to support the operation of the antenna port in
advanced satellite STB applications. The regulated output
may be set to either 13V or 18V by use of the voltage select
command (VSEL) through the I
compensate for the voltage drop in the coaxial cable, the
voltage may be increased by 1V with the line length
compensation (LLC) feature. An enable command sent on
the I
linear combination, disabling the output to conserve power.
A current-mode boost converter provides the linear regulator
with an input voltage that is set to the required output
voltage, plus 1.2V (typ.) to insure minimum power
dissipation. This maintains a constant voltage drop across
the linear pass element, while permitting an adequate
voltage range for tone injection.
The device is capable of providing 450mA (typ.).
Ordering Information
ISL6421ER
PART NUMBER
2
C bus provides standby mode control for the PWM and
TEMP. RANGE
-20 to 85
(
o
C)
®
1
2
C bus. Additionally, to
32 Ld 5x5 QFN L32.5x5
2
C Interface for
Data Sheet
PACKAGE
TM
standard
DWG. #
2
PKG.
C
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
1-888-INTERSIL or 321-724-7143
Features
• Switch-Mode Power Converter for Lowest Dissipation
• External Pin to Select 13V/18V Options
• I
• Built-In Tone Oscillator Factory Trimmed to 22kHz
• Internal Over-Temperature Protection and Diagnostics
• Internal Overload and Overtemp Flags (Visible on I
• LNB Short-Circuit Protection and Diagnostics
• QFN Package
Applications
• LNB Power Supply and Control for Satellite Set-Top Box
References
• Tech Brief 389 (TB389) - “PCB Land Pattern Design and
- Boost PWM with >92% Efficiency
- Selectable 13V or 18V Outputs
- Digital Cable Length Compensation (1V)
- Registered Slave Address 0001 00XX
- Fully Functional 3.3V, 5V Operation up to 400kHz
- Facilitates DiSEqC (EUTELSAT) Encoding
- Compliant to JEDEC PUB95 MO-220 QFN - Quad Flat
- Near Chip-Scale Package Footprint
Surface Mount Guidelines for QFN Packages”; Available
on the Intersil website, www.intersil.com
2
C Compatible Interface for Remote Device Control
No Leads - Product Outline
November 2003
|
Copyright © Intersil Americas Inc. 2003. All Rights Reserved
Intersil (and design) is a trademark of Intersil Americas Inc.
ISL6421
FN9130
2
C)

Related parts for ISL6421

ISL6421 Summary of contents

Page 1

... Voltage Regulator with I C Interface for Advanced Satellite Set-top Box Designs The ISL6421 is a highly integrated solution for supplying power and control signals from advanced satellite set-top box (STB) modules to the low noise block (LNB). This device is comprised of a current-mode boost PWM and a low-noise ...

Page 2

... Pinout PGND SGND SEL18V BYPASS PGND GATE Typical Application Schematic VIN = 8V TO 14V + C1 C2 1µF 56µF VOUT 2 ISL6421 ISL6421ER (32 LEAD 5X5 QFN) TOP VIEW 56µF 33µ 1µF ...

Page 3

Block Diagram OVERCURRENT COUNTER PROTECTION LOGIC SCHEME 1 LOGIC GATE Q PGND ILIM CS AMP CS COMPENSATION COMP FB VSW VOUT ON CHIP VCC LINEAR UVLO SGND POR SOFT-START SEL18V OLF DCL PWM OC CLK S ISEL EN ENT OTF ...

Page 4

... Dynamic Overload Protection On Time 22kHz TONE Tone Frequency Tone Amplitude Tone Duty Cycle Tone Rise or Fall Time 4 ISL6421 Thermal Information Thermal Resistance QFN Package (Notes 1, 2 Maximum Junction Temperature . . . . . . . . . . . . . . . . . . . . . . 150 Maximum Storage Temperature Range . . . . . . . . . . -40 Maximum Lead Temperature (Soldering 10s 300 (SOIC - Lead Tips Only) ...

Page 5

... Temperature Shutdown Hysteresis NOTES: 3. Internal Digital Soft-start 4. Voltage programming signals VSEL and LLC are implemented via the 450mA. 5. Guaranteed by Design. 5 ISL6421 - +85 C, unless otherwise noted. Typical values are 12mA, unless otherwise noted. See software description section for I ...

Page 6

... SEL18V When connected HIGH, this pin will change the output of the PWM to 18V. Functional Description The ISL6421 single output voltage regulator makes an ideal choice for advanced satellite set-top box and personal video recorder applications. Both supply and control voltage outputs for a low noise block (LNB) are available simultaneously in any output configuration ...

Page 7

... SDA and SCL are bidirectional lines, connected to a positive supply voltage via a pull up resistor. (Pull up resistors to positive supply voltage must be externally connected). When the bus is free, both lines are HIGH. The output stage of ISL6421 will have an open drain/open collector in order to perform the wired-AND function. Data on the I , OFF transferred up to 100kbits/s in the standard-mode 400kbits/s in the fast-mode. The level of logic “ ...

Page 8

... SDA line remains at the HIGH level during the ninth clock pulse time. In this case, the master transmitter can generate the STOP information in order to abort the transfer. The ISL6421 will not generate the acknowledge if the POWER OK signal from the UVLO is LOW. SCL ...

Page 9

... Received Data ( Bus Read Mode The ISL6421 can provide to the master a copy of the System 2 Register information via the I C bus in read mode. The read mode is Master activated by sending the chip address with R/W bit set the following Master generated clock bits, the ISL6421 issues a byte on the SDA data bus line (MSB transmitted first) ...

Page 10

... However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com 10 ISL6421 L32.5x5 32 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE (COMPLIANT TO JEDEC MO-220VHHD-2 ISSUE C ...

Related keywords