MC100EPT26DT ON Semiconductor, MC100EPT26DT Datasheet

no-image

MC100EPT26DT

Manufacturer Part Number
MC100EPT26DT
Description
Translation - Voltage Levels 1
Manufacturer
ON Semiconductor
Type
LVDS/LVPECL to LVTTLr
Datasheet

Specifications of MC100EPT26DT

Product Category
Translation - Voltage Levels
Propagation Delay Time
2 ns
Supply Voltage - Max
3.6 V
Supply Voltage - Min
3 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
TSSOP-8
Minimum Operating Temperature
- 40 C
Factory Pack Quantity
100

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC100EPT26DTG
Manufacturer:
ON
Quantity:
8 510
MC100EPT26
3.3V 1:2 Fanout Differential
LVPECL/LVDS to LVTTL
Translator
Description
LVTTL translator. Because LVPECL (Positive ECL) or LVDS levels are
used only +3.3 V and ground are required. The small outline 8−lead
package and the 1:2 fanout design of the EPT26 makes it ideal for
applications which require the low skew duplication of a signal in a
tightly packed PC board.
mode. In this mode the V
non−inverting buffer or the D0 input for an inverting buffer. If used,
the V
For a single−ended direct connection, use an external voltage
reference source such as a resistor divider. Do not use V
single−ended direct connection or port to another device.
Features
© Semiconductor Components Industries, LLC, 2009
December, 2009 − Rev. 16
The MC100EPT26 is a 1:2 Fanout Differential LVPECL/LVDS to
The V
1.4 ns Typical Propagation Delay
Maximum Frequency > 275 MHz Typical
The 100 Series Contains Temperature Compensation
Operating Range: V
24 mA TTL outputs
Q Outputs Will Default LOW with Inputs Open or at V
V
Pb−Free Packages are Available
BB
BB
Output
BB
pin should be bypassed to ground with > 0.01 mF capacitor.
output allows the EPT26 to be used in a single−ended input
CC
= 3.0 V to 3.6 V with GND = 0 V
BB
output is tied to the D0 input for a
EE
BB
1
for a
See detailed ordering and shipping information in the package
dimensions section on page 5 of this data sheet.
8
*For additional marking information, refer to
8
Application Note AND8002/D.
(Note: Microdot may be in either location)
1
1
ORDERING INFORMATION
A = Assembly Location
L = Wafer Lot
Y = Year
W = Work Week
M = Date Code
G = Pb−Free Package
http://onsemi.com
CASE 948R
DT SUFFIX
CASE 751
D SUFFIX
TSSOP−8
CASE 506AA
MN SUFFIX
SO−8
DFN8
Publication Order Number:
DIAGRAMS*
MC100EPT26/D
8
1
MARKING
1
4
8
1
KPT26
3W MG
ALYW
ALYWG
KA26
G
G
G

Related parts for MC100EPT26DT

MC100EPT26DT Summary of contents

Page 1

MC100EPT26 3.3V 1:2 Fanout Differential LVPECL/LVDS to LVTTL Translator Description The MC100EPT26 is a 1:2 Fanout Differential LVPECL/LVDS to LVTTL translator. Because LVPECL (Positive ECL) or LVDS levels are used only +3.3 V and ground are required. The small outline 8−lead ...

Page 2

LVTTL LVPECL BB (Top View) Figure 1. 8−Lead Pinout and Logic Diagram Table 2. ATTRIBUTES Characteristics Internal Input Pulldown Resistor Internal Input Pullup Resistor ESD Protection Moisture Sensitivity, Indefinite Time Out of ...

Page 3

Table 3. MAXIMUM RATINGS Symbol Parameter V Positive Power Supply CC V Input Voltage Sink/Source Operating Temperature Range A T Storage Temperature Range stg q Thermal Resistance (Junction−to−Ambient) JA Thermal Resistance (Junction−to−Case ...

Page 4

Table 5. TTL OUTPUT DC CHARACTERISTICS Symbol Characteristic V Output HIGH Voltage OH V Output LOW Voltage OL I Power Supply Current CCH I Power Supply Current CCL I Output Short Circuit Current OS NOTE: Device will meet the specifications ...

Page 5

... Figure 3. TTL Output Loading Used for Device Evaluation ORDERING INFORMATION Device MC100EPT26D MC100EPT26DG MC100EPT26DR2 MC100EPT26DR2G MC100EPT26DT MC100EPT26DTG MC100EPT26DTR2 MC100EPT26DTR2G MC100EPT26MNR4 MC100EPT26MNR4G †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. APPLICATION TTL RECEIVER CHARACTERISTIC TEST C * ...

Page 6

Resource Reference of Application Notes AN1405/D − ECL Clock Distribution Techniques AN1406/D − Designing with PECL (ECL at +5.0 V) AN1503/D − ECLinPSt I/O SPiCE Modeling Kit AN1504/D − Metastability and the ECLinPS Family AN1568/D − Interfacing Between LVDS and ...

Page 7

... C SEATING PLANE −Z− 0.25 (0.010 *For additional information on our Pb−Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. PACKAGE DIMENSIONS SOIC−8 NB CASE 751−07 ISSUE 0.10 (0.004) ...

Page 8

K 8x REF 0.10 (0.004) 0.15 (0.006 L −U− PIN 1 IDENT 0.15 (0.006 −V− C 0.10 (0.004) D −T− G SEATING PLANE PACKAGE DIMENSIONS TSSOP−8 ...

Page 9

... Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. PUBLICATION ORDERING INFORMATION LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303−675−2175 or 800−344−3860 Toll Free USA/Canada Fax: 303− ...

Related keywords