DSPIC30F1010-30I/SO Microchip Technology, DSPIC30F1010-30I/SO Datasheet - Page 194

IC DSPIC MCU/DSP 6K 28SOIC

DSPIC30F1010-30I/SO

Manufacturer Part Number
DSPIC30F1010-30I/SO
Description
IC DSPIC MCU/DSP 6K 28SOIC
Manufacturer
Microchip Technology
Series
dsPIC™ 30Fr

Specifications of DSPIC30F1010-30I/SO

Core Processor
dsPIC
Core Size
16-Bit
Speed
30 MIPs
Connectivity
I²C, IrDA, LIN, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
21
Program Memory Size
6KB (2K x 24)
Program Memory Type
FLASH
Ram Size
256 x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Data Converters
A/D 6x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
28-SOIC (7.5mm Width)
Data Bus Width
16 bit
Processor Series
DSPIC30F
Core
dsPIC
3rd Party Development Tools
52713-733, 52714-737, 53276-922, EWDSPIC
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005, PG164120, DM240002, DM300023, DM330011
Package
28SOIC W
Device Core
dsPIC
Family Name
dsPIC30
Maximum Speed
30 MHz
Operating Supply Voltage
3.3|5 V
Number Of Programmable I/os
21
Interface Type
I2C/SPI/UART
On-chip Adc
6-chx10-bit
Number Of Timers
2
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
DM300023 - KIT DEMO DSPICDEM SMPS BUCKDV164005 - KIT ICD2 SIMPLE SUIT W/USB CABLE
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DSPIC30F1010-30I/SO
Manufacturer:
Microchip Technology
Quantity:
135
Part Number:
DSPIC30F1010-30I/SO
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Company:
Part Number:
DSPIC30F1010-30I/SO
Quantity:
55
dsPIC30F1010/202X
17.3
The Comparator module uses a 20 nsec comparator.
The comparator offset is ±5 mV typical. The negative
input of the comparator is always connected to the
DAC circuit. The positive input of the comparator is
connected to an analog multiplexer that selects the
desired source pin.
17.4
The range of the DAC is controlled via an analog mul-
tiplexer that selects either AV
reference, or an external reference source EXTREF.
The full range of the DAC (AV
used when the chosen input source pin is shared with
the ADC. The reduced range option (INTREF) will
likely be used when monitoring current levels via a
CLx pin using a current sense resistor. Usually, the
measured voltages in such applications are small
(<1.25V), therefore the option of using a reduced ref-
erence range for the comparator extends the available
DAC resolution in these applications. The use of an
external reference enables the user to connect to a
reference that better suits their application.
17.5
If the comparator module is enabled and a pin has
been selected as the source for the comparator, then
the chosen I/O pad must disable the digital input buffer
associated with the pad to prevent excessive currents
in the digital buffer due to analog input voltages.
17.6
The CMPCONx register (see Register 17-1) provides
the control logic that configures the Comparator mod-
ule. The digital logic provides a glitch filter for the com-
parator output to mask transient signals less than two
T
glitch filter is bypassed to enable an asynchronous
path from the comparator to the interrupt controller.
This asynchronous path can be used to wake-up the
processor from Sleep or Idle mode.
The comparator can be disabled while in Idle mode if
the CMPSIDL bit is set. If a device has multiple com-
parators, if any CMPSIDL bit is set, then the entire
group of comparators will be disabled while in Idle
mode. This behavior reduces complexity in the design
of the clock control logic for this module.
The digital logic also provides a one T
generator for triggering the ADC and generating
interrupt requests.
The CMPDACx (see Register 17-2) register provides
the digital input value to the reference DAC.
If the module is disabled, the DAC and comparator are
disabled to reduce power consumption.
DS70178C-page 192
CY
(66 nsec) in duration. In Sleep or Idle mode, the
Module Description
DAC
Interaction with I/O Buffers
Digital Logic
DD
DD
/2, internal 1.2V 1%
/2) will typically be
CY
width pulse
Preliminary
17.7
The comparator has a limitation for the input Common
Mode Range (CMR) of about 3.5 volts (AV
volts). This means that both inputs should not exceed
this value, or the comparator’s output will become
indeterminate. As long as one of the inputs is within
the Common Mode Range, the comparator output will
be correct. An input excursion into the CMR region will
not corrupt the comparator output, but the comparator
input is saturated.
17.8
The DAC has a limitation for the maximum reference
voltage input of (AV
ence voltage input should not exceed this value or the
reference DAC output will become indeterminate.
17.9
The Comparator module is controlled by the following
registers:
• Comparator Control Registerx (CMPCONx)
• Comparator DAC Control Registerx (CMPDACx)
Comparator Input Range
DAC Output Range
Comparator Registers
DD
- 1.6) volts. An external refer-
© 2006 Microchip Technology Inc.
DD
– 1.5

Related parts for DSPIC30F1010-30I/SO