EZ80F91AZA50EG Zilog, EZ80F91AZA50EG Datasheet - Page 314

IC ACCLAIM MCU 256KB 144LQFP

EZ80F91AZA50EG

Manufacturer Part Number
EZ80F91AZA50EG
Description
IC ACCLAIM MCU 256KB 144LQFP
Manufacturer
Zilog
Series
eZ80® AcclaimPlus!™r
Datasheet

Specifications of EZ80F91AZA50EG

Core Processor
Z8
Core Size
8-Bit
Speed
50MHz
Connectivity
Ethernet, I²C, IrDA, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
32
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 105°C
Package / Case
144-LQFP
Processor Series
EZ80F91x
Core
eZ80
Data Bus Width
8 bit
Data Ram Size
16 KB
Interface Type
I2C, IrDA, SPI
Maximum Clock Frequency
50 MHz
Number Of Programmable I/os
32
Number Of Timers
4
Operating Supply Voltage
3 V to 3.6 V
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Development Tools By Supplier
eZ80F910300ZCOG
Minimum Operating Temperature
- 40 C
For Use With
269-4712 - KIT DEV ENCORE 32 SERIES269-4671 - BOARD ZDOTS SBC Z80ACCLAIM PLUS269-4561 - KIT DEV FOR EZ80F91 W/C-COMPILER269-4560 - KIT DEV FOR EZ80F91 W/C-COMPILER
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Data Converters
-
Lead Free Status / Rohs Status
 Details
Other names
269-4563

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EZ80F91AZA50EG
Manufacturer:
Zilog
Quantity:
10 000
Table 184. EMAC Configuration Register 3
PS027001-0707
Bit
Reset
CPU Access
Note: R/W = Read/Write.
Bit
Position
7
LONGP
6
PUREP
5
XSDFR
4
BITMD
[3:0]
RETRY
Note: IEEE 802.3 specifies a minimum of 56 bits of preamble. A maximum number of bits is not de-
fined. For details, see the IEEE 802.3 Specification, Section 7.2.3.2.
EMAC Configuration Register 3
The EMAC Configuration Register 3 controls preamble length and value, excessive defer-
ment, and the number of retransmission tries. See
Value
0
1
0
1
0
1
0
1
0h–Fh
R/W
Description
The EMAC allows any preamble length as per the IEEE 802.3
specification.*
The EMAC only allows Receive packets that contain preamble
fields less than 12 bytes in length.*
No preamble error checking is performed.
The EMAC verifies the content of the preamble to ensure that it
contains a value of 55h and that it is error-free. Packets
containing an errored preamble are discarded.
The EMAC aborts when the excessive deferral limit is reached.
The EMAC defers to the carrier indefinitely as per the IEEE
802.3 specification.
Disable 10 Mbps ENDEC mode.
Enable 10 Mbps ENDEC mode.
A programmable field specifying the number of retransmission
attempts following a collision before aborting the packet due to
excessive collisions.
7
0
R/W
6
0
R/W
5
0
(EMAC_CFG3 = 0023h)
R/W
4
0
R/W
3
1
Table
R/W
2
1
184.
R/W
Ethernet Media Access Controller
1
1
Product Specification
R/W
0
1
eZ80F91 ASSP
306

Related parts for EZ80F91AZA50EG