MC908AP64CFAE Freescale Semiconductor, MC908AP64CFAE Datasheet - Page 253

IC MCU 64K 8MHZ SPI 48-LQFP

MC908AP64CFAE

Manufacturer Part Number
MC908AP64CFAE
Description
IC MCU 64K 8MHZ SPI 48-LQFP
Manufacturer
Freescale Semiconductor
Series
HC08r
Datasheets

Specifications of MC908AP64CFAE

Core Processor
HC08
Core Size
8-Bit
Speed
8MHz
Connectivity
I²C, IRSCI, SCI, SPI
Peripherals
LED, LVD, POR, PWM
Number Of I /o
32
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
48-LQFP
Cpu Family
HC08
Device Core Size
8b
Frequency (max)
8MHz
Interface Type
SCI/SPI
Total Internal Ram Size
2KB
# I/os (max)
32
Number Of Timers - General Purpose
4
Operating Supply Voltage (typ)
3.3/5V
Operating Supply Voltage (max)
5.5V
Operating Supply Voltage (min)
2.7V
On-chip Adc
8-chx10-bit
Instruction Set Architecture
CISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
48
Package Type
LQFP
Controller Family/series
HC08
No. Of I/o's
32
Ram Memory Size
2KB
Cpu Speed
8MHz
No. Of Timers
2
Embedded Interface Type
I2C, SCI, SPI
Rohs Compliant
Yes
Processor Series
HC08AP
Core
HC08
Data Bus Width
8 bit
Data Ram Size
2 KB
Maximum Clock Frequency
8 MHz
Number Of Programmable I/os
32
Number Of Timers
4
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Development Tools By Supplier
FSICEBASE, DEMO908AP64E, M68CBL05CE
Minimum Operating Temperature
- 40 C
Package
48LQFP
Family Name
HC08
Maximum Speed
8 MHz
Operating Supply Voltage
3.3|5 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC908AP64CFAE
Manufacturer:
Freescale
Quantity:
3 359
Part Number:
MC908AP64CFAE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC908AP64CFAER
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
15.3.6 Result Justification
The conversion result may be formatted in four different ways.
All four of these modes are controlled using MODE0 and MODE1 bits located in the ADC clock control
register (ADICLK).
Left justification will place the eight most significant bits (MSB) in the corresponding ADC data register
high (ADRH). This may be useful if the result is to be treated as an 8-bit result where the least significant
two bits, located in the ADC data register low (ADRL) can be ignored. However, you must read ADRL
after ADRH or else the interlocking will prevent all new conversions from being stored.
Right justification will place only the two MSBs in the corresponding ADC data register high (ADRH) and
the eight LSB bits in ADC data register low (ADRL). This mode of operation typically is used when a 10-bit
unsigned result is desired.
Left justified sign data mode is similar to left justified mode with one exception. The MSB of the 10-bit
result, AD9 located in ADRH is complemented. This mode of operation is useful when a result,
represented as a signed magnitude from mid-scale, is needed.
Finally, 8-bit truncation mode will place the eight MSBs in ADC data register low (ADRL). The two LSBs
are dropped. This mode of operation is used when compatibility with 8-bit ADC designs are required. No
interlocking between ADRH and ADRL is present.
15.3.7 Data Register Interlocking
Reading ADRH in any 10-bit mode latches the contents of ADRL until ADRL is read. Until ADRL is read
all subsequent ADC results will be lost. This register interlocking can also be reset by a write to the ADC
status and control register, or ADC clock control register. A power-on reset or reset will also clear the
interlocking. Note that an external conversion request will not reset the lock.
15.3.8 Monotonicity
The conversion process is monotonic and has no missing codes.
15.4 Interrupts
When the AIEN bit is set, the ADC module is capable of generating a CPU interrupt after each ADC
conversion or after an auto-scan conversion cycle. A CPU interrupt is generated if the COCO bit is at
logic 0. The COCO bit is not used as a conversion complete flag when interrupts are enabled. The
interrupt vector is defined in
15.5 Low-Power Modes
The STOP and WAIT instructions put the MCU in low power-consumption standby modes.
Freescale Semiconductor
Left justified
Right justified
Left justified sign data mode
8-bit truncation
Table 2-1 . Vector
MC68HC908AP Family Data Sheet, Rev. 4
Addresses.
Interrupts
251

Related parts for MC908AP64CFAE