MC705P6ACDWE Freescale Semiconductor, MC705P6ACDWE Datasheet - Page 36

IC MCU 176 BYTES RAM 28-SOIC

MC705P6ACDWE

Manufacturer Part Number
MC705P6ACDWE
Description
IC MCU 176 BYTES RAM 28-SOIC
Manufacturer
Freescale Semiconductor
Series
HC05r
Datasheet

Specifications of MC705P6ACDWE

Core Processor
HC05
Core Size
8-Bit
Speed
2.1MHz
Connectivity
SIO
Peripherals
POR, WDT
Number Of I /o
21
Program Memory Size
4.5KB (4.5K x 8)
Program Memory Type
OTP
Ram Size
176 x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Data Converters
A/D 4x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
28-SOIC (7.5mm Width)
Processor Series
HC705P
Core
HC05
Data Bus Width
8 bit
Data Ram Size
176 B
Maximum Clock Frequency
2.1 MHz
Number Of Programmable I/os
21
Number Of Timers
1
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
8 bit, 4 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC705P6ACDWE
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
MC705P6ACDWE
Manufacturer:
FREESCALE
Quantity:
2 200
Part Number:
MC705P6ACDWE
Manufacturer:
FREESCALE
Quantity:
2 200
Part Number:
MC705P6ACDWE
Manufacturer:
MOT
Quantity:
1 000
Part Number:
MC705P6ACDWE
Manufacturer:
MOT
Quantity:
1 000
Company:
Part Number:
MC705P6ACDWE,,7500,SOP28,FREESCALE,,,,16+
0
Interrupts
5.2.3.3 Output Compare Interrupt
The output compare interrupt is generated by a 16-bit timer as described in
Chapter 8 Capture/Compare
Timer. The output compare interrupt flag is located in register TSR and its corresponding enable bit can
be found in register TCR. The I bit in the CCR must be clear for the output compare interrupt to be
enabled. The interrupt service routine address is specified by the contents of memory locations $1FF8
and $1FF9.
5.2.3.4 Timer Overflow Interrupt
The timer overflow interrupt is generated by the 16-bit timer as described in
Chapter 8 Capture/Compare
Timer. The timer overflow interrupt flag is located in register TSR and its corresponding enable bit can be
found in register TCR. The I bit in the CCR must be clear for the timer overflow interrupt to be enabled.
This internal interrupt will vector to the interrupt service routine located at the address specified by the
contents of memory locations $1FF8 and $1FF9.
MC68HC705P6A Advance Information Data Sheet, Rev. 2.1
36
Freescale Semiconductor