MPC562MZP56 Freescale Semiconductor, MPC562MZP56 Datasheet - Page 516

IC MPU 32BIT 56MHZ PPC 388-PBGA

MPC562MZP56

Manufacturer Part Number
MPC562MZP56
Description
IC MPU 32BIT 56MHZ PPC 388-PBGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheet

Specifications of MPC562MZP56

Core Processor
PowerPC
Core Size
32-Bit
Speed
56MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
64
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
8 KB
Interface Type
SCI, SPI, UART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
56
Number Of Timers
22
Operating Supply Voltage
2.6 V to 5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (10 bit, 32 Channel)
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Request inventory verification / Request inventory verification
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC562MZP56
Manufacturer:
FREESCAL
Quantity:
204
Part Number:
MPC562MZP56
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC562MZP56
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MPC562MZP56
Manufacturer:
FREESCALE
Quantity:
7 699
Company:
Part Number:
MPC562MZP56
Quantity:
1 500
Part Number:
MPC562MZP56R2
Manufacturer:
RFT
Quantity:
1 441
Part Number:
MPC562MZP56R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
QADC64E Legacy Mode Operation
BIU components consist of:
13.5.7.2
The QADC64E supports 8-bit, 16-bit, and 32-bit data transfers, at even and odd addresses. Coherency of
results read (ensuring that all results read were taken consecutively in one scan) is not guaranteed. For
example, if a read of two consecutive 16-bit locations in a result area is made, the QADC64E could change
one 16-bit location in the result area between the bus cycles. There is no holding register for the second
16-bit location. All read and write accesses that require more than one 16-bit access to complete occur as
two or more independent bus cycles. Depending on bus master protocol, these accesses could include
misaligned and 32-bit accesses.
Figure 13-26
paragraphs describe how the three types of accesses are used, including misaligned 16-bit and 32-bit
accesses.
13-52
IMB3 buffers
Address match and module select logic
The BIU state machine
Clock prescaler logic
Data bus routing logic
Interface to the internal module data bus
QADC64E Bus Accessing
shows the three bus cycles which are implemented by the QADC64E. The following
Normal accesses from the IMB3 to the QADC64E require two clocks.
However, if the CPU tries to access table locations while the QADC64E is
accessing them, the QADC64E produces IMB3 wait states. From one to
four IMB3 wait states may be inserted by the QADC64E in the process of
reading and writing.
MPC561/MPC563 Reference Manual, Rev. 1.2
NOTE
Freescale Semiconductor

Related parts for MPC562MZP56