P89LV51RD2FA,512 NXP Semiconductors, P89LV51RD2FA,512 Datasheet - Page 59

IC 80C51 MCU 1024 RAM 44PLCC

P89LV51RD2FA,512

Manufacturer Part Number
P89LV51RD2FA,512
Description
IC 80C51 MCU 1024 RAM 44PLCC
Manufacturer
NXP Semiconductors
Series
89LVr
Datasheet

Specifications of P89LV51RD2FA,512

Core Processor
8051
Core Size
8-Bit
Speed
33MHz
Connectivity
SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
32
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
44-PLCC
Processor Series
P89LV5x
Core
80C51
Data Bus Width
8 bit
Data Ram Size
1 KB
Interface Type
SPI, UART
Maximum Clock Frequency
33 MHz
Number Of Programmable I/os
32
Number Of Timers
3
Operating Supply Voltage
2.4 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
PK51, CA51, A51, ULINK2
Minimum Operating Temperature
- 40 C
Package
44PLCC
Device Core
80C51
Family Name
89LV
Maximum Speed
40 MHz
For Use With
622-1017 - BOARD 44-ZIF PLCC SOCKET622-1008 - BOARD FOR LPC9103 10-HVSON
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Data Converters
-
Lead Free Status / Rohs Status
 Details
Other names
935274176512
P89LV51RD2FA
P89LV51RD2FA

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
P89LV51RD2FA,512
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
P89LV51RD2FA,512
Manufacturer:
NXP/恩智浦
Quantity:
20 000
NXP Semiconductors
Table 56.
P89LV51RB2_RC2_RD2_5
Product data sheet
Mode
Idle mode
Power-down
mode
Power-saving modes
6.12.2 Power-down mode
Initiated by
Software (Set IDL bit in
PCON) MOV PCON, #01H
Software (Set PD bit in
PCON) MOV PCON, #02H
The device exits Idle mode through either a system interrupt or a hardware reset. When
exiting Idle mode via system interrupt, the start of the interrupt clears the IDL bit and exits
Idle mode. After exiting the Interrupt Service Routine, the interrupted program resumes
execution beginning at the instruction immediately following the instruction which invoked
the Idle mode. A hardware reset starts the device similar to a power-on reset.
The Power-down mode is entered by setting the PD bit in the PCON register. In the
Power-down mode, the clock is stopped and external interrupts are active for level
sensitive interrupts only. SRAM contents are retained during Power-down mode, and the
minimum V
The device exits Power-down mode through either an enabled external level sensitive
interrupt or a hardware reset. The start of the interrupt clears the PD bit and exits
Power-down. Holding the external interrupt pin low restarts the oscillator, the signal must
hold low at least 1024 clock cycles before bringing back high to complete the exit. Upon
interrupt signal restored to logic V
resumes beginning at the instruction immediately following the instruction which invoked
Power-down mode. A hardware reset starts the device similar to power-on reset.
To exit properly out of Power-down mode, the reset or external interrupt should not be
executed before the V
V
stabilize (normally less than 10 ms).
DD
voltage long enough at its normal operating level for the oscillator to restart and
DD
level is 2.0 V.
State of MCU
serial port and timers/counters
are active. Program Counter is
stopped. ALE and PSEN
signals are HIGH level during
Idle. All registers remain
unchanged.
SRAM and SFR data is
maintained. ALE and PSEN
signals are LOW level during
power-down. External
Interrupts are only active for
level sensitive interrupts, if
enabled.
Clock is running. Interrupts,
Clock is stopped. On-chip
Rev. 05 — 15 December 2009
DD
line is restored to its normal operating voltage. Be sure to hold
IH
, the interrupt service routine program execution
P89LV51RB2/RC2/RD2
8-bit microcontrollers with 80C51 core
Exited by
Enabled interrupt or hardware reset. Start of
interrupt clears IDL bit and exits Idle mode,
after the ISR (Interrupt Service Routine)
RETI (Return from Interrupt) instruction,
program resumes execution beginning at
the instruction following the one that invoked
Idle mode. A user could consider placing
two or three NOP (No Operation)
instructions after the instruction that invokes
Idle mode to eliminate any problems. A
hardware reset restarts the device similar to
a power-on reset.
Enabled external level sensitive interrupt or
hardware reset. Start of interrupt clears PD
bit and exits Power-down mode, after the
ISR RETI instruction program resumes
execution beginning at the instruction
following the one that invoked Power-down
mode. A user could consider placing two or
three NOP instructions after the instruction
that invokes Power-down mode to eliminate
any problems. A hardware reset restarts the
device similar to a power-on reset.
© NXP B.V. 2009. All rights reserved.
59 of 76

Related parts for P89LV51RD2FA,512