STM32F103RDT6 STMicroelectronics, STM32F103RDT6 Datasheet - Page 121

MCU ARM 32BIT 384KB FLASH 64LQFP

STM32F103RDT6

Manufacturer Part Number
STM32F103RDT6
Description
MCU ARM 32BIT 384KB FLASH 64LQFP
Manufacturer
STMicroelectronics
Series
STM32r
Datasheets

Specifications of STM32F103RDT6

Core Processor
ARM® Cortex-M3™
Core Size
32-Bit
Speed
72MHz
Connectivity
CAN, I²C, IrDA, LIN, SPI, UART/USART, USB
Peripherals
DMA, Motor Control PWM, PDR, POR, PVD, PWM, Temp Sensor, WDT
Number Of I /o
51
Program Memory Size
384KB (384K x 8)
Program Memory Type
FLASH
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
2 V ~ 3.6 V
Data Converters
A/D 16x12b; D/A 2x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
64-LQFP
Processor Series
STM32F103x
Core
ARM Cortex M3
Data Bus Width
32 bit
Data Ram Size
64 KB
Interface Type
CAN, I2C, SPI, USART
Maximum Clock Frequency
72 MHz
Number Of Programmable I/os
51
Number Of Timers
8
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWARM, EWARM-BL, MDK-ARM, RL-ARM, ULINK2
Minimum Operating Temperature
- 40 C
On-chip Adc
3 (12 bit, 16 Channel)
On-chip Dac
2 (12 bit, 2 Channel)
Featured Product
STM32 Cortex-M3 Companion Products
Eeprom Size
-
Cpu Family
STM32
Device Core
ARM Cortex-M3
Device Core Size
32b
Frequency (max)
72MHz
Total Internal Ram Size
64KB
# I/os (max)
51
Number Of Timers - General Purpose
8
Operating Supply Voltage (typ)
2.5/3.3V
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
2V
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
64
Package Type
LQFP
For Use With
497-10048 - BOARD EVAL ACCELEROMETER497-10030 - STARTER KIT FOR STM32KSDKSTM32-PL - KIT IAR KICKSTART STM32 CORTEXM3497-8512 - KIT STARTER FOR STM32F10XE MCU497-8511 - KIT STARTER FOR STM32 512K FLASH497-8505 - KIT STARTER FOR STM32F10XE MCU497-6438 - BOARD EVALUTION FOR STM32 512K497-6289 - KIT PERFORMANCE STICK FOR STM32MCBSTM32UME - BOARD EVAL MCBSTM32 + ULINK-MEMCBSTM32U - BOARD EVAL MCBSTM32 + ULINK2MCBSTM32 - BOARD EVAL FOR STM STM32X SER497-6053 - KIT STARTER FOR STM32497-6052 - KIT STARTER FOR STM32497-6050 - KIT STARTER FOR STM32497-6049 - KIT EVALUATION LOW COST STM32497-6048 - BOARD EVALUATION FOR STM32497-6047 - KIT DEVELOPMENT FOR STM32
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STM32F103RDT6
Manufacturer:
STM
Quantity:
50
Part Number:
STM32F103RDT6
Manufacturer:
STMicroelectronics
Quantity:
1 100
Part Number:
STM32F103RDT6
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
STM32F103RDT6
Manufacturer:
ST
Quantity:
140
Part Number:
STM32F103RDT6
Manufacturer:
ST
0
Part Number:
STM32F103RDT6
Manufacturer:
ST
Quantity:
200
Part Number:
STM32F103RDT6
Manufacturer:
ST
Quantity:
20 000
Part Number:
STM32F103RDT6
0
Part Number:
STM32F103RDT6TR
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
STM32F103RDT6TR
Manufacturer:
ST
0
Part Number:
STM32F103RDT6TR
0
STM32F103xC, STM32F103xD, STM32F103xE
Table 72.
30-Mar-2009
Date
Document revision history
Revision
5
I/O information clarified
STM32F103xE performance line BGA100 ballout
I/O information clarified
In
– I/O level of pins PF11, PF12, PF13, PF14, PF15, G0, G1 and G15
– PB4, PB13, PB14, PB15, PB3/TRACESWO moved from Default
PG14 pin description modified in
Figure 9: Memory map on page 38
Note modified in
code with data processing running from Flash
current consumption in Sleep mode, code running from Flash or
Figure
changed).
Table 21: High-speed external user clock characteristics
Low-speed external user clock characteristics
values modified in
FSMC configuration modified for
Notes modified below
SRAM/PSRAM/NOR read waveforms
non-multiplexed SRAM/PSRAM/NOR write
t
SRAM/PSRAM/NOR read timings
multiplexed PSRAM/NOR write
Table 32: Asynchronous non-multiplexed SRAM/PSRAM/NOR write
timings
In
Table 38: Synchronous non-multiplexed PSRAM write
– t
– t
– t
Figure 28: Synchronous multiplexed NOR/PSRAM read
Figure 29: Synchronous multiplexed PSRAM write timings
Figure 31: Synchronous non-multiplexed PSRAM write timings
modified.
Figure 48: I2S slave timing diagram (Philips protocol)(1)
I2S master timing diagram (Philips protocol)(1)
WLCSP64 package added (see
STM32F103xE performance line WLCSP64 ballout, ball
High-density STM32F103xx pin
4.466 × 4.395 mm, 0.500 mm pitch, wafer-level chip-scale package
outline
pitch, wafer-level chip-scale package mechanical
Small text changes.
w(NADV)
updated
column to Remap column
Table 5: High-density STM32F103xx pin
Table 36: Synchronous multiplexed PSRAM write timings
v(Data-CLK)
d(CLKL-Data)
h(CLKL-DV)
Doc ID 14611 Rev 7
17,
and
values modified in
Figure 18
Table 66: WLCSP, 64-ball 4.466 × 4.395 mm, 0.500 mm
/ t
renamed as t
min value removed and max value added
h(CLKL-ADV)
Table 14: Maximum current consumption in Run mode,
Table 25: HSI oscillator
and
Figure 24: Asynchronous non-multiplexed
on page
on page
Figure 19
removed
d(CLKL-Data)
Table 31: Asynchronous non-multiplexed
Changes
timings. t
Figure 8: STM32F103xC and
definitions,
Asynchronous waveforms and
1.
Table 6: FSMC pin
1.
and
Figure 4: STM32F103xC and
modified.
show typical curves (titles
and
Table 34: Asynchronous
h(Data_NWE)
characteristics.
Figure 25: Asynchronous
definitions:
waveforms.
Figure 61: WLCSP, 64-ball
modified. ACC
and
modified.
data).
corrected.
Table 16: Maximum
definition.
Revision history
modified in
timings:
timings,
and
and
side,
and
and
Figure 49:
HSI
Table 22:
Table 5:
timings.
121/123
max
RAM.

Related parts for STM32F103RDT6