MC9S08LC36LK Freescale Semiconductor, MC9S08LC36LK Datasheet - Page 139

IC MCU 36K FLASH 2K RAM 80-LQFP

MC9S08LC36LK

Manufacturer Part Number
MC9S08LC36LK
Description
IC MCU 36K FLASH 2K RAM 80-LQFP
Manufacturer
Freescale Semiconductor
Series
HCS08r
Datasheets

Specifications of MC9S08LC36LK

Core Processor
HCS08
Core Size
8-Bit
Speed
40MHz
Connectivity
I²C, SCI, SPI
Peripherals
LCD, LVD, POR, PWM, WDT
Number Of I /o
24
Program Memory Size
36KB (36K x 8)
Program Memory Type
FLASH
Ram Size
2.5K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 3.6 V
Data Converters
A/D 8x12b
Oscillator Type
External
Operating Temperature
0°C ~ 70°C
Package / Case
80-LQFP
Processor Series
S08LC
Core
HCS08
Data Bus Width
8 bit
Data Ram Size
2.5 KB
Interface Type
I2C/SCI/SPI1/SPI2
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
24
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWS08
Minimum Operating Temperature
- 40 C
On-chip Adc
8-ch x 12-bit
For Use With
DEMO9S08LC60 - BOARD DEMO FOR 9S08LC60
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S08LC36LK
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
9.4.1.2
Because a single frontplane driver is configured to drive more and more individual LCD segments, more
voltage levels are required to generate the appropriate waveforms to drive the segment. The LCD module
is designed to operate using the 1/3 bias mode.
Defined by
9.4.1.3
The LCD module is designed to operate using a 32.768-kHz clock input. Two possible clock sources are
available to the LCD module has which are selectable by configuration of the SOURCE bit in the
LCDCLKS register. The two clock sources include:
Figure 9-10
LCD frame frequency and blink frequency clock source. The LCD blink frequency is discussed in
Section 9.4.3.2, “Blink
Because the clock sources may not be approximately 32.768 kHz, the DIV16 bit and CLKADJ[5:0] bit
field are provided as a clock divider mechanism that can be used to make LCD module clock source
adjustments in order to achieve the required 32.768-kHz LCD module clock input, LCDCLK.
provides calculations of LCDCLK using different values of DIV16 and CLKADJ[5:0] for a range of clock
inputs frequencies. Using an external 32.768-kHz clock input is required for reduced power consumption
applications.
Freescale Semiconductor
External Clock = 32.768 kHz
Internal Clock
External crystal (SOURCE = 0)
Internal ICG (SOURCE = 1)
Equation
shows the LCD clock tree. The clock tree shows the two possible clock sources and shows the
LCD Bias
LCD Module
SOURCE
9-5, the bias indicates the number of voltage levels used to power the LCD display.
Frequency.”
MC9S08LC60 Series Data Sheet: Technical Data, Rev. 4
Waveform Base Clock and
÷16
DIV16
1 / (voltage level – 1)
Figure 9-10. LCD Clock Tree
÷(1+CLKADJ[5:0])
CLKADJ[5:0]
LCDCLK
LCD Charge Pump Clock
Source
÷2
(1+CPCADJ[1:0])
÷8
Frame Frequency
÷6
Chapter 9 Liquid Crystal Display Driver (S08LCDV1)
LCLK[2:0]
÷(2
CPCADJ[1:0]
LCLK[2:0]
)
÷2
LCD Base Frequency
Source
÷(2
5+BRATE[2:0]
BRATE[2:0]
)
Table 9-14
Blink Rate
Source
÷2
Eqn. 9-5
139

Related parts for MC9S08LC36LK