MC68HC711E9CFNE2 Freescale Semiconductor, MC68HC711E9CFNE2 Datasheet - Page 207

IC MCU 8BIT 512RAM 52-PLC

MC68HC711E9CFNE2

Manufacturer Part Number
MC68HC711E9CFNE2
Description
IC MCU 8BIT 512RAM 52-PLC
Manufacturer
Freescale Semiconductor
Series
HC11r
Datasheet

Specifications of MC68HC711E9CFNE2

Core Processor
HC11
Core Size
8-Bit
Speed
2MHz
Connectivity
SCI, SPI
Peripherals
POR, WDT
Number Of I /o
38
Program Memory Size
12KB (12K x 8)
Program Memory Type
OTP
Eeprom Size
512 x 8
Ram Size
512 x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 8x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
52-PLCC
Processor Series
HC711E
Core
HC11
Data Bus Width
8 bit
Data Ram Size
512 B
Interface Type
SCI, SPI
Maximum Clock Frequency
2 MHz
Number Of Programmable I/os
38
Number Of Timers
8
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
8 bit
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68HC711E9CFNE2
Manufacturer:
TE
Quantity:
12 000
Part Number:
MC68HC711E9CFNE2
Manufacturer:
FREESCAL
Quantity:
5 530
Part Number:
MC68HC711E9CFNE2
Manufacturer:
FREESCALE
Quantity:
1 133
9.8.3 Pulse Accumulator Status and Interrupt Bits
M68HC11E Family — Rev. 3.2
MOTOROLA
Address:
Address:
The pulse accumulator control bits, PAOVI and PAII, PAOVF and PAIF,
are located within timer registers TMSK2 and TFLG2.
PAOVI and PAOVF — Pulse Accumulator Interrupt Enable
Reset:
Reset:
Read:
Read:
Write:
Write:
The PAOVF status bit is set each time the pulse accumulator count
rolls over from $FF to $00. To clear this status bit, write a 1 in the
corresponding data bit position (bit 5) of the TFLG2 register. The
PAOVI control bit allows configuring the pulse accumulator overflow
for polled or interrupt-driven operation and does not affect the state of
PAOVF. When PAOVI is 0, pulse accumulator overflow interrupts are
inhibited, and the system operates in a polled mode, which requires
that PAOVF be polled by user software to determine when an
overflow has occurred. When the PAOVI control bit is set, a hardware
Figure 9-27. Timer Interrupt Mask 2 Register (TMSK2)
Figure 9-28. Timer Interrupt Flag 2 Register (TFLG2)
$1024
$1025
Bit 7
Bit 7
TOF
TOI
0
0
= Unimplemented
= Unimplemented
RTIF
RTII
Timing System
6
0
6
0
PAOVF
PAOVI
and Overflow Flag
5
0
5
0
PAIF
PAII
4
0
4
0
3
0
3
0
2
0
2
0
Pulse Accumulator
PR1
1
0
1
0
Timing System
Technical Data
Bit 0
Bit 0
PR0
0
0
207

Related parts for MC68HC711E9CFNE2