AT89C51RD2-SLSIM Atmel, AT89C51RD2-SLSIM Datasheet - Page 70

IC 8051 MCU FLASH 64K 44PLCC

AT89C51RD2-SLSIM

Manufacturer Part Number
AT89C51RD2-SLSIM
Description
IC 8051 MCU FLASH 64K 44PLCC
Manufacturer
Atmel
Series
89Cr
Datasheet

Specifications of AT89C51RD2-SLSIM

Core Processor
8051
Core Size
8-Bit
Speed
60MHz
Connectivity
SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
34
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
44-PLCC
For Use With
AT89STK-11 - KIT STARTER FOR AT89C51RX2
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT89C51RD2-SLSIM
Manufacturer:
ATMEL
Quantity:
12 606
Part Number:
AT89C51RD2-SLSIM
Manufacturer:
Atmel
Quantity:
10 000
16.3.5.2
70
AT89C51RD2/ED2
Serial Peripheral Status Register (SPSTA)
Reset Value = 0001 0100b
Not bit addressable
The Serial Peripheral Status Register contains flags to signal the following conditions:
Table 16-4
Table 16-4.
SPSTA - Serial Peripheral Status and Control register (0C4H)
Bit Number
• Data transfer complete
• Write collision
• Inconsistent logic level on SS pin (mode fault error)
Bit Number
SPIF
7
6
7
4
3
2
1
describes the SPSTA register and explains the use of every bit in the register.
Mnemonic
SPSTA Register
WCOL
WCOL
SPIF
Bit
6
Bit Mnemonic
MSTR
CPOL
CPHA
SPR1
SPR0
Description
Serial Peripheral Data Transfer Flag
Cleared by hardware to indicate data transfer is in progress or has been approved by a
clearing sequence.
Set by hardware to indicate that the data transfer has been completed.
Write Collision Flag
Cleared by hardware to indicate that no collision has occurred or has been approved by a
clearing sequence.
Set by hardware to indicate that a collision has been detected.
SSERR
5
Description
Serial Peripheral Master
Cleared to configure the SPI as a Slave.
Set to configure the SPI as a Master.
Clock Polarity
Cleared to have the SCK set to ’0’ in idle state.
Set to have the SCK set to ’1’ in idle low.
Clock Phase
Cleared to have the data sampled when the SCK leaves the idle state (see
CPOL).
Set to have the data sampled when the SCK returns to idle state (see
CPOL).
SPR2 SPR1 SPR0 Serial Peripheral Rate
0
0
0
0
1
1
1
1
MODF
4
0
0
1
1
0
0
1
1
0 F
1 F
1 F
1F
0F
1F
0F
1Invalid
CLK PERIPH
CLK PERIPH
CLK PERIPH
CLK PERIPH
CLK PERIPH
CLK PERIPH
CLK PERIPH
3
-
/2
/4
/8
/16
/32
/64
/128
2
-
1
-
4235K–8051–05/08
0
-

Related parts for AT89C51RD2-SLSIM