MMC2107CFCPV33 Freescale Semiconductor, MMC2107CFCPV33 Datasheet - Page 103

no-image

MMC2107CFCPV33

Manufacturer Part Number
MMC2107CFCPV33
Description
IC MCU 33MHZ 128K FLASH 144-LQFP
Manufacturer
Freescale Semiconductor
Series
MCorer
Datasheet

Specifications of MMC2107CFCPV33

Core Processor
M210
Core Size
32-Bit
Speed
33MHz
Connectivity
EBI/EMI, SCI, SPI
Peripherals
POR, PWM, WDT
Number Of I /o
72
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
144-LQFP
Data Bus Width
32 bit
Data Ram Size
8 KB
Interface Type
SCI, SPI
Maximum Clock Frequency
33 MHz
Number Of Programmable I/os
32
Number Of Timers
4 bit
Operating Supply Voltage
0 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Lead Free Status / Rohs Status
No RoHS Version Available

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MMC2107CFCPV33
Manufacturer:
AMD
Quantity:
1 001
Part Number:
MMC2107CFCPV33
Manufacturer:
MOTOLOLA
Quantity:
745
Part Number:
MMC2107CFCPV33
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MMC2107CFCPV33
Manufacturer:
MOT
Quantity:
2
Part Number:
MMC2107CFCPV33
Manufacturer:
FREESCALE
Quantity:
20 000
3.8.2 Chip Mode Selection
3.8.3 Boot Device Selection
MMC2107 – Rev. 2.0
MOTOROLA
The chip mode is selected during reset and reflected in the MODE field
of the chip configuration register (CCR). Once reset is exited, the
operating mode cannot be changed.
selection during reset configuration.
During reset, certain module configurations depend on whether
emulation mode is active as determined by the state of the internal
emulation signal.
During reset configuration, the CS0 chip select pin is optionally
configured to select an external boot device. In this case, the CSEN bit
in CSCR0 is set, enabling CS0 after reset. CS0 will be asserted for the
initial boot fetch accessed from address 0x0. It is assumed that the reset
vector loaded from address 0x0 causes the CPU to start executing from
external memory space decoded by CS0. Also, the PS bit is configured
for either a 16-bit or 32-bit port size depending on the external boot
device. See
In emulation mode, the CS1 chip select pin is optionally configured for
emulating an internal memory. In emulation mode and booting from
internal memory, the CSEN bit in CSCR1 is set, enabling CS1 after
reset.
Master mode
Single-chip mode
FAST mode
Emulation mode
1. Modifying the default configurations is possible only if the external RCON pin is asserted.
Chip Configuration
Freescale Semiconductor, Inc.
For More Information On This Product,
Mode
Chip Configuration Module (CCM)
Table 3-8. Chip Configuration Mode Selection
Table
Go to: www.freescale.com
3-9.
D26 driven high
D26 driven high
D26 driven high
D26 driven low
MODE2
CCR Register MODE Field
Table 3-8
D17 driven high
D17 driven high
D17 driven low
D17 don’t care
MODE1
Chip Configuration Module (CCM)
shows the mode
Functional Description
D16 driven high
D16 driven low
D16 don’t care
D16 don’t care
Technical Data
(1)
MODE0
103

Related parts for MMC2107CFCPV33