MPC564MZP66 Freescale Semiconductor, MPC564MZP66 Datasheet - Page 1055

no-image

MPC564MZP66

Manufacturer Part Number
MPC564MZP66
Description
IC MCU 512K FLASH 66MHZ 388-BGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheets

Specifications of MPC564MZP66

Core Processor
PowerPC
Core Size
32-Bit
Speed
66MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
56
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC564MZP66
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MPC564MZP66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC564MZP66
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MPC564MZP66R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Chapter 25
IEEE 1149.1-Compliant Interface (JTAG)
The chip design includes user-accessible test logic that is compatible with the IEEE 1149.1-1994 Standard
Test Access Port and Boundary Scan Architecture. The implementation supports circuit-board test
strategies based on this standard. An overview of the pins requirement on JTAG is shown in
25.1
The MPC561/MPC563 provides a dedicated user-accessible test access port (TAP) that is compatible with
the IEEE 1149.1 Standard Test Access Port and Boundary Scan Architecture in all but two areas listed
below. Problems associated with testing high density circuit boards have led to development of this
proposed standard under the sponsorship of the Test Technology Committee of IEEE and the Joint Test
Action Group (JTAG). The MPC561/MPC563 implementation supports circuit-board test strategies based
on this standard.
IEEE1149.1 Compatibility Exceptions:
Freescale Semiconductor
The MPC561/MPC563 enters JTAG mode by going through a standard device reset sequence with
the JCOMP signal asserted high during PORESET negation. Once JTAG has been entered, the
MPC561/MPC563 remains in JTAG mode until another reset sequence is applied to exit JTAG
mode, or the device is powered down.
The JTAG output port, TDO, is configured with a weak pull-up until reset negates or the driver is
disabled.
IEEE 1149.1 Test Access Port
JCOMP / RSTI
TDI
TCK
TMS
TDO
MPC561/MPC563 Reference Manual, Rev. 1.2
Figure 25-1. Pin Requirement on JTAG
bsc
bsc
...........
...........
TRST
MPC561/MPC563
bsc
bsc
...........
...........
bsc
bsc
Figure
25-1.
25-1

Related parts for MPC564MZP66