MPC564MZP66 Freescale Semiconductor, MPC564MZP66 Datasheet - Page 159

no-image

MPC564MZP66

Manufacturer Part Number
MPC564MZP66
Description
IC MCU 512K FLASH 66MHZ 388-BGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheets

Specifications of MPC564MZP66

Core Processor
PowerPC
Core Size
32-Bit
Speed
66MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
56
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC564MZP66
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MPC564MZP66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC564MZP66
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MPC564MZP66R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Freescale Semiconductor
[15:19]
Bits
12
13
14
20
21
22
23
24
25
26
27
28
VXSQRT
VXSOFT
VXCVI
Name
VXVC
FPRF
OE
UE
FR
VE
ZE
XE
FI
Floating-point invalid operation exception for invalid compare.
Floating-point fraction rounded. The last floating-point instruction that
potentially rounded the intermediate result incremented the fraction.
Floating-point fraction inexact. The last floating-point instruction that
potentially rounded the intermediate result produced an inexact fraction or a
disabled exponent overflow.
Floating-point result flags. This field is based on the value placed into the
target register even if that value is undefined. Refer to
settings.
15 Floating-point result class descriptor (C). Floating-point instructions other
16-19 Floating-point condition code (FPCC). Floating-point compare
16 Floating-point less than or negative (FL or <)
17 Floating-point greater than or positive (FG or >)
18 Floating-point equal or zero (FE or =)
19 Floating-point unordered or NaN (FU or ?)
Reserved
Floating-point invalid operation exception for software request. This bit can be
altered only by the mcrfs, mtfsfi, mtfsf, mtfsb0, or mtfsb1 instructions. The
purpose of VXSOFT is to allow software to cause an invalid operation
condition for a condition that is not necessarily associated with the execution
of a floating-point instruction. For example, it might be set by a program that
computes a square root if the source operand is negative.
Floating-point invalid operation exception for invalid square root. This
guarantees that software can simulate fsqrt and frsqrte, and can provide a
consistent interface to handle exceptions caused by square root operations.
Floating-point invalid operation exception for invalid integer convert.
Floating-point invalid operation exception enable.
Floating-point overflow exception enable.
Floating-point underflow exception enable. This bit should not be used to
determine whether denormalization should be performed on floating-point
stores.
Floating-point zero divide exception enable.
Floating-point inexact exception enable.
than the compare instructions may set this bit with the FPCC bits, to
indicate the class of the result.
instructions always set one of the FPCC bits to one and the other three
FPCC bits to zero. Other floating-point instructions may set the FPCC bits
with the C bit, to indicate the class of the result. Note that in this case the
high-order three bits of the FPCC retain their relational significance
indicating that the value is less than, greater than, or equal to zero.
Table 3-5. FPSCR Bit Descriptions (continued)
MPC561/MPC563 Reference Manual, Rev. 1.2
Description
Table 3-6
for specific bit
Central Processing Unit
Not sticky
Not sticky
Not sticky
Sticky bit
Sticky bit
Sticky bit
Sticky bit
3-15

Related parts for MPC564MZP66