MPC564MZP66 Freescale Semiconductor, MPC564MZP66 Datasheet - Page 460

no-image

MPC564MZP66

Manufacturer Part Number
MPC564MZP66
Description
IC MCU 512K FLASH 66MHZ 388-BGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheets

Specifications of MPC564MZP66

Core Processor
PowerPC
Core Size
32-Bit
Speed
66MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
56
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC564MZP66
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MPC564MZP66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC564MZP66
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MPC564MZP66R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
U-Bus to IMB3 Bus Interface (UIMB)
The UIPEND register contains a status bit for each of the 32 interrupt levels. Each bit of the register is a
read-only status bit, reflecting the current state of the corresponding interrupt signal. For each of the 32
interrupt levels, a corresponding bit of the UIPEND register is set.
Figure 12-4
levels of interrupts.
12.5
Table 12-5
in this table is from the start of the block reserved for UIMB registers. As shown in
begins at offset 0x30 7F80 from the start of the MPC561/MPC563 internal memory map (the last 128-byte
sub-block of the UIMB interface memory map).
12-6
IMB3 LVL [0:7]
Access
IMBCLOCK
ILBS [0:1]
S
Programming Model
RESET
lists the registers used for configuring and testing the UIMB module. The address offset shown
shows how the eight interrupt lines are connected to the UIPEND register to represent 32
1
Software must poll this register to find out which of the levels 7 to 31 are
asserted.
0x30 7F84 — 0x30 7F8F Reserved
Figure 12-6
Base Address
0x30 7F80
Machine
Figure 12-6. Interrupt Synchronizer Block Diagram
State
shows the implementation of the interrupt synchronizer.
Table 12-5. UIMB Interface Register Map
MPC561/MPC563 Reference Manual, Rev. 1.2
4
UIMB Module Configuration Register (UMCR)
See
Table 12-6
NOTE
for bit descriptions.
LVL [8:31]
UIPEND
Register
LVL[0:7]
Register
LVL7
24
32
U-bus Interrupt Level[0:7]
7
OR
Figure
Freescale Semiconductor
U-bus
Data[0:31]
1-2, this block
8

Related parts for MPC564MZP66