MPC564MZP66 Freescale Semiconductor, MPC564MZP66 Datasheet - Page 54

no-image

MPC564MZP66

Manufacturer Part Number
MPC564MZP66
Description
IC MCU 512K FLASH 66MHZ 388-BGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheets

Specifications of MPC564MZP66

Core Processor
PowerPC
Core Size
32-Bit
Speed
66MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
56
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC564MZP66
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MPC564MZP66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC564MZP66
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MPC564MZP66R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
23-26
24-1
24-2
24-3
24-4
24-5
24-6
24-7
24-8
24-9
24-10
24-11
24-12
24-13
24-14
24-15
24-16
24-17
24-18
24-19
24-20
24-21
24-22
24-23
24-24
24-25
24-26
24-27
24-28
24-29
24-30
24-31
24-32
24-33
liv
Figure
Number
Development Port Data Register (DPDR) ............................................................................ 23-53
READI Functional Block Diagram......................................................................................... 24-3
READI Ownership Trace Register (OTR).............................................................................. 24-9
READI Device ID Register .................................................................................................. 24-10
READI Development Control (DC) Register ....................................................................... 24-10
READI Mode Control (MC) Register .................................................................................. 24-12
READI User Base Address Register .................................................................................... 24-13
READI Read/Write Access Register .................................................................................... 24-14
READI Upload/Download Information Register ................................................................. 24-16
RWD Field Configuration .................................................................................................... 24-17
READI Data Trace Attributes 1 Register (DTA1)
READI Data Trace Attributes 2 Register (DTA2) ............................................................... 24-17
Functional Diagram of Signal Interface................................................................................ 24-22
Auxiliary Signal Packet Structure for Program Trace Indirect
Branch Message .................................................................................................................... 24-23
MSEI/MSEO Transfers......................................................................................................... 24-24
Transmission Sequence of Messages.................................................................................... 24-32
READI Module Enabled....................................................................................................... 24-34
Enabling Program Trace Out of System Reset ..................................................................... 24-36
READI Mode Selection ........................................................................................................ 24-36
READI Module Disabled...................................................................................................... 24-37
Direct Branch Message Format ............................................................................................ 24-38
Indirect Branch Message Format .......................................................................................... 24-39
Indirect Branch Message Format with Compressed Code.................................................... 24-39
Bit Pointer Format with Compressed Code .......................................................................... 24-39
Program Trace Correction Message Format ......................................................................... 24-42
Direct Branch Synchronization Message Format (PTSM = 0)............................................. 24-44
Direct Branch Synchronization Message Format (PTSM = 1)............................................. 24-44
Indirect Branch Synchronization Message Format (PTSM = 0) .......................................... 24-44
Indirect Branch Synchronization Message Format (PTSM = 1) .......................................... 24-44
Direct Branch Synchronization Message Format with Compressed
Code (PTSM = 0).................................................................................................................. 24-45
Direct Branch Synchronization Message Format with Compressed
Code (PTSM = 1).................................................................................................................. 24-45
Indirect Branch Synchronization Message Format with Compressed
Code (PTSM - 0)................................................................................................................... 24-45
Indirect Branch Synchronization Message Format with Compressed
Code (PTSM = 1).................................................................................................................. 24-45
Program Trace Full Message Format.................................................................................... 24-46
Relative Address Generation and Re-Creation ..................................................................... 24-47
MPC561/MPC563 Reference Manual, Rev. 1.2
Figures
Title
Freescale Semiconductor
Number
Page

Related parts for MPC564MZP66