MPC564MZP66 Freescale Semiconductor, MPC564MZP66 Datasheet - Page 556

no-image

MPC564MZP66

Manufacturer Part Number
MPC564MZP66
Description
IC MCU 512K FLASH 66MHZ 388-BGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheets

Specifications of MPC564MZP66

Core Processor
PowerPC
Core Size
32-Bit
Speed
66MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
56
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC564MZP66
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MPC564MZP66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC564MZP66
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MPC564MZP66R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
QADC64E Enhanced Mode Operation
configures the corresponding signal as an input. The software is responsible for ensuring that DDR bits are
not set to one on signals used for analog inputs. When the DDR bit is set to one and the signal is selected
for analog conversion, the voltage sampled is that of the output digital driver as influenced by the load.
There are two special cases to consider for the digital I/O port operation. When QACR0[EMUX] bit is set,
enabling external multiplexing, the data direction register settings are ignored for the bits corresponding
to PORTQA[2:0], which are the three multiplexed address output signals, MA[2:0]. The MA[2:0] signals
are forced to be digital outputs, regardless of the data direction setting, and the multiplexed address outputs
are driven. The data returned during a port data register read is the value of the multiplexed address latches
which drive MA[2:0], regardless of the data direction setting.
14.3.5
Control Register 0 defines whether external multiplexing is enabled, assigns external triggers to the
conversion queues and sets up the QCLK prescaler parameter field. All of the implemented control register
fields can be read or written but reserved fields read zero and writes have no effect. Typically, they are
written once when software initializes the QADC64E and are not changed afterwards.
14-14
SRESET
Field
SRESET
Addr
Field DDQ
Addr
EMUX
Control Register 0
MSB
0
0
MSB
A7
Caution should be exercised when mixing digital and analog inputs. This
should be isolated as much as possible. Rise and fall times should be as large
as possible to minimize AC coupling effects.
0
0x30 4808 (DDRQA_A); 0x30 4C08 (DDRQA_B); 0x30 4809 (DDRQB_A); 0x30 4C09 (DDRQB_B)
DDQ
1
0
A6
Figure 14-8. Portx Data Direction Register (DDRQA and DDRQB)
1
DDQ
0
2
A5
2
TRG
DDQ
3
0
A4
Figure 14-9. Control Register 0 (QACR0)
MPC561/MPC563 Reference Manual, Rev. 1.2
3
0x30 480A (QACR0_A); 0x30 4C0A (QACR0_B)
DDQ
0
4
A3
4
0
DDQ
5
A2
5
0000_0000_0000_0000
0
6
NOTE
DDQ
A1
6
0
7
DDQ
A0
7
0
8
DDQ
B7
8
0
9
DDQ
B6
9
DDQ
10
0
B5
10
DDQ
11
B4
1
11
PRESCALER
DDQ
B3
12
12
0
Freescale Semiconductor
DDQ
B2
13
13
0
DDQ
B1
14
14
1
DDQ
LSB
B0
15
LSB
15
1

Related parts for MPC564MZP66