MPC564MZP66 Freescale Semiconductor, MPC564MZP66 Datasheet - Page 623

no-image

MPC564MZP66

Manufacturer Part Number
MPC564MZP66
Description
IC MCU 512K FLASH 66MHZ 388-BGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheets

Specifications of MPC564MZP66

Core Processor
PowerPC
Core Size
32-Bit
Speed
66MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
56
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC564MZP66
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MPC564MZP66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC564MZP66
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MPC564MZP66R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
The supervisor-only data space segment contains the QSMCM global registers. These registers define
parameters needed by the QSMCM to integrate with the MCU. Access to these registers is permitted only
when the CPU is operating in supervisor mode.
Assignable data space can be either restricted to supervisor-only access or unrestricted to both supervisor
and user accesses. The supervisor (SUPV) bit in the QSMCM module configuration register
(QSMCMMCR) designates the assignable data space as either supervisor or unrestricted. If SUPV is set,
then the space is designated as supervisor-only space. Access is then permitted only when the CPU is
operating in supervisor mode. If SUPV is clear, both user and supervisor accesses are permitted. To clear
SUPV, the CPU must be in supervisor mode.
The QSMCM assignable data space segment contains the control and status registers for the QSPI and SCI
submodules, as well as the QSPI RAM. All registers and RAM can be accessed on byte (8-bits), half-word
(16-bits), and word (32-bit) boundaries. Word accesses require two consecutive IMB3 bus cycles.
Freescale Semiconductor
1
2
3
Access
S = Supervisor access only
S/U = Supervisor access only or unrestricted user access (assignable data space).
8-bit registers, such as SPCR3 and SPSR, are on 8-bit boundaries. 16-bit registers such as SPCR0 are on 16-bit
boundaries.
Note that QRAM offsets have been changed from the original (modular family) QSMCM.
S/U
S/U
S/U
S/U
S/U
S/U
S/U
S/U
S/U
S/U
S/U
S/U
1
0x30 502C –
0x30 504C –
0x30 506C –
0x30 51C0 –
0x30 5140 –
0x30 5180 –
0x30 513F
0x30 51DF
0x30 502A
0x30 504A
0x30 506A
0x30 51BF
0x30 5020
0x30 5022
0x30 5024
0x30 5026
0x30 5028
0x30 517F
Address
3
MSB
0
Table 15-1. QSMCM Register Map (continued)
2
MPC561/MPC563 Reference Manual, Rev. 1.2
See <XrefBlue>Table 15-32 for bit descriptions.
See <XrefBlue>Table 15-33 for bit descriptions.
QSCI1 Control Register (QSCI1CR)
SCI2 Control Register 0 (SCC2R0)
SCI2 Control Register 1 (SCC2R1)
QSCI1 Status Register (QSCI1SR)
Transmit Queue Locations (SCTQ)
Receive Queue Locations (SCRQ)
Transmit Data RAM (TRAN.RAM)
Receive Data RAM (REC.RAM)
SCI2 Status Register (SC2SR)
Command RAM (COMD.RAM)
SCI2 Data Register (SC2DR)
Reserved
Queued Serial Multi-Channel Module
LSB
15
15-5

Related parts for MPC564MZP66