MPC564MZP66 Freescale Semiconductor, MPC564MZP66 Datasheet - Page 888

no-image

MPC564MZP66

Manufacturer Part Number
MPC564MZP66
Description
IC MCU 512K FLASH 66MHZ 388-BGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheets

Specifications of MPC564MZP66

Core Processor
PowerPC
Core Size
32-Bit
Speed
66MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
56
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC564MZP66
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MPC564MZP66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC564MZP66
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MPC564MZP66R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
CDR3 Flash (UC3F) EEPROM
by blocks 3 and 4. The total erase time for this example is the block erase time, T
since four blocks are erased. In addition, the preprogramming time to program all locations in blocks 1, 2,
3, and 4 to a “0” state needs to be considered when determining the total erase time. The preprogramming
time is dependent on the data already stored in the Flash array before beginning the erase operation.
21.3.8.1
The UC3F EEPROM module requires a sequence of writes to the high voltage control register
(UC3FCTL) and an erase interlock write in order to enable high voltage to the array and shadow
information for erase operation. The required hardware algorithm erase sequence follows.
21-26
1. Write PROTECT[0:7] and SBPROTECT[0:1] to disable protect for the blocks to be erased.
2. Write BLOCK[0:7] and SBBLOCK[0:1] to select the blocks to be erased, PE = 1 and SES = 1 in
3. Execute an erase interlock write to any UC3F array location.
4. Write EHV = 1 in the UC3FCTL register.
5. Read the UC3FCTL register until HVS = 0.
6. Read the UC3FCTL register. Confirm PEGOOD =1.
7. Write EHV = 0 in the UC3FCTL register.
8. Write SES =0 in the UC3FCTL register.
the UC3FCTL register.
Erase Sequence
BLOCK[0:7] and SBBLOCK[0:1] in conjunction with SBEN[0:1]
determine which blocks are selected for erase. Blocks whose BLOCK bits
or enabled small blocks whose SBBLOCK bits are set (equal to 1) get erased
when an erase operation is performed.
The values of the EPEE and B0EPEE inputs are latched with the assertion
of EHV to determine the array protection state for the erase operation. It is
assumed that the EPEE and B0EPEE inputs are setup prior to the assertion
of EHV.
Writing EHV = 0 before HVS = 0 causes the current erase sequence to
ABORT. All blocks being erased must go through another erase sequence
before the UC3F EEPROM can be used reliably.
MPC561/MPC563 Reference Manual, Rev. 1.2
WARNING
NOTE
NOTE
ERASE
Freescale Semiconductor
, multiplied by four

Related parts for MPC564MZP66