MPC564MZP66 Freescale Semiconductor, MPC564MZP66 Datasheet - Page 935

no-image

MPC564MZP66

Manufacturer Part Number
MPC564MZP66
Description
IC MCU 512K FLASH 66MHZ 388-BGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheets

Specifications of MPC564MZP66

Core Processor
PowerPC
Core Size
32-Bit
Speed
66MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
56
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC564MZP66
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MPC564MZP66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC564MZP66
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MPC564MZP66R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
The development port provides a full duplex serial interface for communications between the internal
development support logic of the CPU and an external development tool. The development port can
operate in two working modes: the trap enable mode and the debug mode.
The trap enable mode is used in order to shift into the CPU internal development support logic the
following control signals:
In debug mode the development port controls also the debug mode features of the CPU. For more
information
23.3.1
The debug mode of the CPU provides the development system with the following basic functions:
Freescale Semiconductor
1. Instruction trap enable bits, used for on the fly programming of the instruction breakpoint
2. Load/store trap enable bits, used for on the fly programming of the load/store breakpoint
3. Non-maskable breakpoint, used to assert the non-maskable external breakpoint
4. Maskable breakpoint, used to assert the maskable external breakpoint
5. VSYNC, used to assert and negate VSYNC
DSCK
DSDI
Debug Mode Support
Section 23.4, “Development
Figure 23-5. Functional Diagram of MPC561/MPC563 Debug Mode Support
BKPT, TE,
VSYNC
CPU Core
ECR
DER
9
MPC561/MPC563 Reference Manual, Rev. 1.2
Port.”
TECR
Development Port
Development Port
Shift Register
Control Logic
32
35
DPDR
DPIR
32
Internal
Bus
Development
Port
SIU/
EBI
Logic
Support
Development Support
EXT
BUS
VFLS,
DSDO
FRZ
23-21

Related parts for MPC564MZP66