MPC564MZP66 Freescale Semiconductor, MPC564MZP66 Datasheet - Page 974

no-image

MPC564MZP66

Manufacturer Part Number
MPC564MZP66
Description
IC MCU 512K FLASH 66MHZ 388-BGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheets

Specifications of MPC564MZP66

Core Processor
PowerPC
Core Size
32-Bit
Speed
66MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
56
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC564MZP66
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MPC564MZP66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC564MZP66
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MPC564MZP66R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
READI Module
Vendor-defined messages outlined in
24.5
24-6
Auxiliary Port
Branch Trace Messaging
(BTM)
BDM
Compressed Code
Mode
Calibration Constants
Calibration Variables
Data Read Message
(DRM)
Data Write Message
(DWM)
Data Trace Messaging
(DTM)
Download
Field
FPM
IEEE-ISTO 5001
Halt
Instruction Fetch
Instruction Issue
60 (0x3C)
61 (0x3D)
Number
TCODE
Terms and Definitions
Term
Program Trace — Direct Branch Synchronization Message With Compressed Code. Available in
MPC562/MPC564 only.
Program Trace — Indirect Branch Synchronization Message With Compressed Code. Available in
MPC562/MPC564 only.
Refers to IEEE-ISTO 5001 auxiliary port.
External visibility of addresses for taken branches and exceptions, and the number of
sequential instructions executed between each taken branch.
Background Debug Mode.
Current instruction stream is fetching compressed code. Available in MPC562/MPC564 only.
Performance related constants which must be tuned for automotive powertrain and disk drive
applications.
Intermediate calculations which must be visible during the calibration or tuning process to
enable accurate tuning of calibration constants.
External visibility of data reads to internal memory-mapped resources.
External visibility of data writes to internal memory-mapped resources.
External visibility of how data flows through the embedded system. May include DRM and/or
DWM.
Tool sends information to the device
Number of bits representing single piece of information
Full Port Mode. This is the default full port mode for READI.
IEEE-ISTO 5001, formerly known as Global Embedded Processor Debug Interface
Standard. Worldwide web documentation at http://www.nexus5001.org/.
RCPU is in freeze state (typically in debug mode)
The process of reading the instruction data received from the instruction memory.
The process of driving valid instruction bits inside the processor. The instruction is decoded
by each execution unit, and the appropriate execution unit prepares to execute the instruction
during the next clock cycle.
Table 24-2. Vendor-Defined Messages (continued)
MPC561/MPC563 Reference Manual, Rev. 1.2
Table 24-3. Terms and Definitions
Table 24-2
are also supported by READI.
Message Name
Description
Freescale Semiconductor

Related parts for MPC564MZP66