XR20M1172IG28-F Exar Corporation, XR20M1172IG28-F Datasheet - Page 34

no-image

XR20M1172IG28-F

Manufacturer Part Number
XR20M1172IG28-F
Description
IC UART FIFO I2C/SPI 64B 28TSSOP
Manufacturer
Exar Corporation
Datasheet

Specifications of XR20M1172IG28-F

Number Of Channels
2, DUART
Package / Case
28-TSSOP (0.173", 4.40mm Width)
Features
*
Fifo's
64 Byte
Protocol
RS485
Voltage - Supply
1.62 V ~ 3.63 V
With Auto Flow Control
Yes
With Irda Encoder/decoder
Yes
With False Start Bit Detection
Yes
With Modem Control
Yes
With Cmos
Yes
Mounting Type
Surface Mount
Data Rate
16 Mbps
Supply Voltage (max)
3.6 V
Supply Voltage (min)
1.62 V
Supply Current
250 uA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
No. Of Channels
2
Uart Features
Tx/Rx FIFO Counters
Supply Voltage Range
1.62V To 3.63V
Operating Temperature Range
-40°C To +85°C
Digital Ic Case Style
TSSOP
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
1016-1298-5

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XR20M1172IG28-F
Manufacturer:
EXAR
Quantity:
4 190
Part Number:
XR20M1172IG28-F
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
XR20M1172
TWO CHANNEL I2C/SPI UART WITH 64-BYTE FIFO
MCR[2]: OP1# / TCR and TLR Enable
OP1# is not available as an output pin on the M1172. But it is available for use during Internal Loopback Mode
(MCR[4] = 1). In the Internal Loopback Mode, this bit is used to write the state of the modem RI# interface
signal.
This bit is also used to select between the MSR and TCR registers at address offset 0x6 and the SPR and TLR
registers at address offset 0x7.
MCR[3]: OP2# Output / INT Output Enable
This bit enables or disables the operation of INT, interrupt output. If INT output is not used, OP2# can be used
as a general purpose output.
MCR[4]: Internal Loopback Enable
MCR[5]: Xon-Any Enable (requires EFR bit-4=1 to write to this bit)
MCR[6]: IR Mode Enable (requires EFR bit-4=1 to write to this bit)
This bit enables the infrared mode and/or controls the infrared mode after power-up. See
Infrared Mode” on page 22
Logic 0 = INT (A-B) outputs disabled (three state mode) and OP2# output set HIGH(default).
Logic 1 = INT (A-B) outputs enabled (active mode) and OP2# output set LOW.
Logic 0 = Disable loopback mode (default).
Logic 1 = Enable local loopback mode, see loopback section and
Logic 0 = Disable Xon-Any function (default).
Logic 1 = Enable Xon-Any function. In this mode, any RX character received will resume transmit operation.
The RX character will be loaded into the RX FIFO, unless the RX character is an Xon or Xoff character and
the M1172 is programmed to use the Xon/Xoff flow control.
Logic 0 = Reserved (default).
Logic 1 = Enable IR Mode.
EFR[4]
EFR[4] MCR[2] Register at Address Offset 0x6
for complete details.
0
1
1
0
1
1
Table 12
T
T
ABLE
ABLE
MCR[2] Register at Address Offset 0x7
X
0
1
X
0
1
12: R
13: R
and
Modem Status Register (MSR)
Modem Status Register (MSR)
Trigger Control Register (TCR)
Scratchpad Register (SPR)
Scratchpad Register (SPR)
Trigger Level Register (TLR)
EGISTER AT
EGISTER AT
Table 13
34
below shows how these registers are accessed.
A
A
DDRESS
DDRESS
O
O
FFSET
FFSET
Figure
0
0
19.
X
X
6
7
“Section 2.15,
REV. 1.0.1

Related parts for XR20M1172IG28-F