ATR2731-ILSY Atmel, ATR2731-ILSY Datasheet - Page 10

no-image

ATR2731-ILSY

Manufacturer Part Number
ATR2731-ILSY
Description
IC DAB ONE-CHIP FRONT END 44SSOP
Manufacturer
Atmel
Datasheet

Specifications of ATR2731-ILSY

Rf Type
DAB, Broadcast Radio
Frequency
70MHz ~ 260MHz
Features
8.5V Supply Voltage
Package / Case
44-SSOP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
6.2
7. Main Divider
10
Reference Divider
ATR2731
Starting from a minimum value, the scaling factor SF
grammable by means of the two-wire bus bits r
If, for example, a frequency raster of 16 kHz is requested, the scaling factor of the reference
divider has to be specified in such a way that the division process results in an output frequency
which is four times higher than the desired frequency raster; that is, the comparison frequency of
the phase detector equals four times the frequency raster. By changing the division ratio of the
main divider from N to N+1 in an appropriate way (fractional-N technique), this frequency raster
is interpolated to deliver a frequency spacing of 16 kHz. So, effectively, a reference scaling
divide factor
is achieved.
By setting the two-wire bus bit T, a test signal representing the divided input signal can be moni-
tored at the switching output SWA.
The main divider consists of a fully programmable 13-bit divider which defines a division ratio N.
The applied division ratio is either N or N + 1 according to the control of a special control unit. On
average, the scaling factors SF = N + k / 4 can be selected where k = 0, 1, 2 or 3.
In this way, VCO frequencies f
from a reference frequency f
previous section), then f
In the following, this circuit is described in terms of SF
grammed via the two-wire bus interface. An effective scaling factor from 2048 to 32767 can be
selected by means of the two-wire bus bits n
By setting the two-wire bus bit T, a test signal representing the divided input signal can be moni-
tored at the switching output SWC.
When the supply voltage is switched on, both the reference divider and the programmable
divider are kept in RESET state until a complete scaling factor is written onto the chip. Changes
in the setting of the programmable divider become active when the corresponding two-wire bus
transmission is completed. An internal synchronization procedure ensures that such changes do
not become active while the charge pump is sourcing or sinking current at its output pin. This
behavior allows a smooth tuning of the output frequency without restricting the controlled VCO's
frequency spectrum.
SF
SF
SF
ref,eff
ref
eff
=
=
=
n
r
4
i
i
2
2
i
i
r
i
2
i
VCO
= SF
ref
VCO
. If we define SF
eff
= 4
f
ref
(N + k / 4)
/ SF
i
ref,eff
(i = 0, ..., 14) according to
i
eff
(i = 0, ..., 8) according to
, where SF
= 4
ref
f
ref
of the 9-bit reference divider is freely pro-
/ (4
N + k and SF
eff
eff
and SF
is defined by 15 bits.
SF
ref
) can be synthesized starting
ref,eff
ref,eff
. SF
= 4
eff
has to be pro-
SF
4904A–DAB–03/06
ref
(from the

Related parts for ATR2731-ILSY