ATA5724P3-TKQY Atmel, ATA5724P3-TKQY Datasheet - Page 16

IC RCVR ASK/FSK UHF 20-SSOP

ATA5724P3-TKQY

Manufacturer Part Number
ATA5724P3-TKQY
Description
IC RCVR ASK/FSK UHF 20-SSOP
Manufacturer
Atmel
Datasheet

Specifications of ATA5724P3-TKQY

Frequency
433MHz
Sensitivity
-113dBm
Data Rate - Maximum
10 kbps
Modulation Or Protocol
ASK, FSK
Applications
General Purpose
Current - Receiving
11mA
Data Interface
PCB, Surface Mount
Antenna Connector
PCB, Surface Mount
Voltage - Supply
4.5 V ~ 5.5 V
Operating Temperature
-40°C ~ 125°C
Package / Case
20-SOIC (0.200", 5.30mm Width)
Operating Temperature (min)
-40C
Operating Temperature (max)
105C
Operating Temperature Classification
Industrial
Product Depth (mm)
4.4mm
Operating Supply Voltage (min)
4.5V
Operating Supply Voltage (typ)
5V
Operating Supply Voltage (max)
5.5V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Memory Size
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATA5724P3-TKQY
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
8.6
Figure 8-7.
Figure 8-8.
16
Digital Signal Processing
Data_out (DATA)
Data_out (DATA)
ATA5723/ATA5724/ATA5728
Clock bit-check
counter
Dem_out
Synchronization of the Demodulator Output
Debouncing of the Demodulator Output
Dem_out
The data from the ASK/FSK demodulator (Dem_out) is digitally processed in different ways and
as a result converted into the output signal data. This processing depends on the selected
baud-rate range (BR_Range).
extended clock cycle T
state only after T
is always an integral multiple of T
The minimum time period between two edges of the data signal is limited to t
implies an efficient suppression of spikes at the DATA output. At the same time it limits the max-
imum frequency of edges at DATA. This eases the interrupt handling of a connected
microcontroller.
The maximum time period for DATA to stay low is limited to T
employed to ensure a finite response time in programming or switching off the receiver via pin
DATA. T
data stream.
receiver has switched to receiving mode.
T
t
XClk
DATA_min
DATA_L_max
Figure 8-9 on page 17
t
XClk
ee
is therefore longer than the maximum time period indicated by the transmitter
has elapsed. The edge-to-edge time period t
XClk
. This clock is also used for the bit-check counter. Data can change its
t
DATA_min
Figure 8-7
XClk
.
gives an example where Dem_out remains Low after the
t
ee
illustrates how Dem_out is synchronized by the
t
ee
ee
t
DATA_min
DATA_L_max
of the Data signal as a result
t
ee
ee
. This function is
T
9106E–RKE–07/08
DATA_min
. This

Related parts for ATA5724P3-TKQY