TDA5230 Infineon Technologies, TDA5230 Datasheet - Page 95

no-image

TDA5230

Manufacturer Part Number
TDA5230
Description
IC RECEIVER ASK/FSK 28-TSSOP
Manufacturer
Infineon Technologies
Type
Receiverr
Datasheet

Specifications of TDA5230

Package / Case
28-TSSOP
Frequency
433MHz ~ 450MHz, 865MHz ~ 868MHz
Sensitivity
-111dBm
Data Rate - Maximum
20 kbps
Modulation Or Protocol
ASK, FSK
Applications
RKE, TPM, Security Systems
Current - Receiving
8mA
Data Interface
PCB, Surface Mount
Antenna Connector
PCB, Surface Mount
Voltage - Supply
3 V ~ 3.6 V, 4.5 V ~ 5.5 V
Operating Temperature
-40°C ~ 105°C
Operating Frequency
870 MHz
Operating Supply Voltage
3.3 V, 5 V
Maximum Operating Temperature
+ 105 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Memory Size
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
SP000076520
TDA5230
TDA5230INTR

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TDA5230
Manufacturer:
INF
Quantity:
9 999
Part Number:
TDA5230
Manufacturer:
NICHICON
Quantity:
5 192
Part Number:
TDA5230
Manufacturer:
INFINEON/英飞凌
Quantity:
20 000
Company:
Part Number:
TDA5230
Quantity:
4 800
Part Number:
TDA5230C3
Manufacturer:
INFINEON/英飞凌
Quantity:
20 000
Company:
Part Number:
TDA5230C3
Quantity:
50
The PLL will be unlocked if a code violation of more than the defined length is detected,
which is set in the TVWIN control register. An other criterion for PLL re-synchronization
is an End Of Message (EOM) signalled by the Framer block.
The PLL oscillator generates the Manchester clock (2 * f
The internal PLL lock signal used by the Framer is generated up to 1 bit before RUNIN
ends. The timing extrapolation unit counts the incoming edges and interprets the delay
between two edges as a bit or a chip. Due to the fact that the first edge of a low bit, coded
as ’0’ and ’1,’ rises one Chip later than a “High” Bit, the PLL locks later in this cases. This
can be seen in the figure below. The real needed RUNIN time can be shorter than the
configured RUNIN length in the CDR2 register by up to two chips. This should be
considered when setting the TSI Pattern and/or TSI length. See also
Frame Synchronization
Figure 45
Number of Required RUNIN Bits:
The number of RUNIN bits specified in SFR RUNLEN must always be 3.5. This setting
defines the duration of the internal synchronisation. Because of internal processing
delays, the pattern length that must be reserved for RUNIN is longer.
The ideal RUNIN pattern is a series of either 1’s or 0’s. This pattern includes the highest
number of edges that can be used for synchronisation. In this case the number of RUNIN
bits is 4.
For any other RUNIN pattern, 5.5 bits should be reserved for RUNIN.
Data Sheet
RUNIN generation principle
0
0
0
0
0
0
first edge
0
0
first edge
1
0
1
0
0
1
1
0
4 bits detected
1
0
91
RUNIN
RUNIN
0
1
4 bits detected
1
0
1
0
0
1
1
0
data
1
0
).
0
1
Functional Description
1
0
Version 4.0, 2007-06-01
0
1
Chapter 2.4.13
TDA523x

Related parts for TDA5230