NUC100LC1BN Nuvoton Technology Corporation of America, NUC100LC1BN Datasheet - Page 203

IC MCU 32BIT 32KB FLASH 48LQFP

NUC100LC1BN

Manufacturer Part Number
NUC100LC1BN
Description
IC MCU 32BIT 32KB FLASH 48LQFP
Manufacturer
Nuvoton Technology Corporation of America
Series
NuMicro™r
Datasheets

Specifications of NUC100LC1BN

Core Processor
ARM Cortex-M0
Core Size
32-Bit
Speed
50MHz
Connectivity
I²C, IrDA, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, DMA, I²S, LVD, POR, PS2, PWM, WDT
Number Of I /o
35
Program Memory Size
32KB (32K x 8)
Program Memory Type
FLASH
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 5.5 V
Data Converters
A/D 8x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
48-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
NUC100LC1BN
Manufacturer:
NuvoTon
Quantity:
1 600
Part Number:
NUC100LC1BN
Manufacturer:
Nuvoton Technology Corporation of America
Quantity:
10 000
Part Number:
NUC100LC1BN
Manufacturer:
NUVOTON
Quantity:
20 000
Clock status Register (CLKSTATUS)
These bits of this register are used to monitor if the chip clock source stable or not, and whether
clock switch failed. (Only support in Low Density)
Register
CLKSTATUS CLK_BA+0x0C
CLK_SW_FAI
Bits
[31:8]
[7]
[6:5]
[4]
[3]
[2]
31
23
15
7
L
NuMicro™ NUC100 Series Technical Reference Manual
Offset
Descriptions
Reserved
CLK_SW_FAIL
Reserved
OSC22M_STB
OSC10K_STB
PLL_STB
30
22
14
6
Reserved
R/W
R/W
Reserved
Clock switching fail flag (write-protection bit)
1 = Clock switching failure
0 = Clock switching success
This bit is updated when software switches system clock source. If switch target clock
is stable, this bit will be set to 0. If switch target clock is not stable, this bit will be set to
1.
Write 1 to clear the bit to zero.
Reserved
OSC22M clock source stable flag
1 = OSC22M clock is stable
0 = OSC22M clock is not stable or disabled
This is read only bit
OSC10K clock source stable flag
1 = OSC10K clock is stable
0 = OSC10K clock is not stable or disabled
This is read only bit
PLL clock source stable flag
1 = PLL clock is stable
0 = PLL clock is not stable or disabled
This is read only bit
29
21
13
5
Description
Clock status monitor Register
OSC22M_ST
28
20
12
B
4
- 203 -
Reserved
Reserved
Reserved
OSC10K_ST
27
19
11
B
3
Publication Release Date: Oct 22, 2010
PLL_STB
26
18
10
2
XTL32K_STB XTL12M_STB
25
17
9
1
Revision V1.06
Reset Value
0x0000_00XX
24
16
8
0

Related parts for NUC100LC1BN