NUC100LC1BN Nuvoton Technology Corporation of America, NUC100LC1BN Datasheet - Page 357

IC MCU 32BIT 32KB FLASH 48LQFP

NUC100LC1BN

Manufacturer Part Number
NUC100LC1BN
Description
IC MCU 32BIT 32KB FLASH 48LQFP
Manufacturer
Nuvoton Technology Corporation of America
Series
NuMicro™r
Datasheets

Specifications of NUC100LC1BN

Core Processor
ARM Cortex-M0
Core Size
32-Bit
Speed
50MHz
Connectivity
I²C, IrDA, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, DMA, I²S, LVD, POR, PS2, PWM, WDT
Number Of I /o
35
Program Memory Size
32KB (32K x 8)
Program Memory Type
FLASH
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 5.5 V
Data Converters
A/D 8x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
48-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
NUC100LC1BN
Manufacturer:
NuvoTon
Quantity:
1 600
Part Number:
NUC100LC1BN
Manufacturer:
Nuvoton Technology Corporation of America
Quantity:
10 000
Part Number:
NUC100LC1BN
Manufacturer:
NUVOTON
Quantity:
20 000
[18]
[17]
[16]
[15:12]
[11]
[10]
[9:8]
[7:3]
NuMicro™ NUC100 Series Technical Reference Manual
SLAVE
IE
IF
SP_CYCLE
CLKP
LSB
TX_NUM
TX_BIT_LEN
Byte reorder function is only available if TX_BIT_LEN is defined as 16, 24,
and 32 bits.
Slave Mode Indication
1 = Slave mode
0 = Master mode
Interrupt Enable
1 = Enable SPI/MICROWIRE Interrupt
0 = Disable SPI/MICROWIRE Interrupt
Interrupt Flag
1 = It indicates that the transfer is done. The interrupt flag is set if it was enable.
0 = It indicates that the transfer dose not finish yet.
Note: This bit is cleared by writing 1 to itself.
Suspend Interval (Master Only)
These four bits provide configurable suspend interval between two successive
transmit/receive transaction in a transfer. The suspend interval is from the last falling
clock edge of the current transaction to the first rising clock edge of the successive
transaction if CLKP = 0. If CLKP = 1, the interval is from the rising clock edge to the
falling clock edge. The default value is 0x0. When TX_NUM = 00b, setting this field has
no effect on transfer. The desired suspend interval is obtained according to the
following equation:
(SP_CYCLE[3:0] + 2) * period of SPICLK
SP_CYCLE = 0x0 … 2 SPICLK clock cycle
SP_CYCLE = 0x1 … 3 SPICLK clock cycle
……
SP_CYCLE = 0xE … 16 SPICLK clock cycle
SP_CYCLE = 0xF … 17 SPICLK clock cycle
Clock Polarity
1 = SPICLK idle high
0 = SPICLK idle low
LSB First
1 = The LSB is sent first on the line (bit 0 of SPI_TX0/1), and the first bit received from
0 = The MSB is transmitted/received first (which bit in SPI_TX0/1 and SPI_RX0/1
Numbers of Transmit/Receive Word
This field specifies how many transmit/receive word numbers should be executed in
one transfer.
00 = Only one transmit/receive word will be executed in one transfer.
01 = Two successive transmit/receive words will be executed in one transfer. (burst
10 = Reserved.
11 = Reserved.
Transmit Bit Length
This field specifies how many bits are transmitted in one transaction. Up to 32 bits can
be transmitted.
the line will be put in the LSB position in the RX register (bit 0 of SPI_RX0/1).
register that is depends on the TX_BIT_LEN field).
mode)
- 357 -
Publication Release Date: Oct 22, 2010
Revision V1.06

Related parts for NUC100LC1BN