A3P1000L-PQG208 Actel, A3P1000L-PQG208 Datasheet - Page 96

no-image

A3P1000L-PQG208

Manufacturer Part Number
A3P1000L-PQG208
Description
FPGA - Field Programmable Gate Array 1M SYSTEM GATES
Manufacturer
Actel
Datasheet

Specifications of A3P1000L-PQG208

Processor Series
A3P1000
Core
IP Core
Maximum Operating Frequency
781.25 MHz
Number Of Programmable I/os
154
Data Ram Size
147456
Supply Voltage (max)
1.26 V
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Development Tools By Supplier
A3PE-Proto-Kit, A3PE-Brd1500-Skt, Silicon-Explorer II, Silicon-Sculptor 3, SI-EX-TCA, FlashPro 4, FlashPro 3, FlashPro Lite
Mounting Style
SMD/SMT
Supply Voltage (min)
1.14 V
Number Of Gates
1 M
Package / Case
PQFP-208
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
A3P1000L-PQG208
Manufacturer:
Microsemi SoC
Quantity:
10 000
ProASIC3L DC and Switching Characteristics
Table 2-140 • Minimum and Maximum DC Input and Output Levels
Figure 2-16 • AC Loading
Table 2-141 • AC Waveforms, Measuring Points, and Capacitive Loads
2- 82
2.5 V GTL+
Drive
Strength
33 mA
Notes:
1. Currents are measured at 100°C junction temperature and maximum voltage.
2. Currents are measured at 85°C junction temperature.
Input Low (V)
VREF – 0.1
*
Measuring point = V
2.5 V GTL+
Gunning Transceiver Logic Plus is a high-speed bus standard (JESD8-3). It provides a differential
amplifier input buffer and an open-drain output buffer. The V
Min.
–0.3
V
Input High (V)
VREF – 0.1 VREF + 0.1
VIL
trip
VREF + 0.1
Max.
. See
V
Table 2-15 on page 2-12
Min.
V
Measuring
Point* (V)
VIH
Test Point
1.0
Max.
2.7
V
GTL+
for a complete table of trip points.
R e visio n 9
Max.
VOL
VREF (typ.) (V)
0.6
V
V
TT
25
10 pF
1.0
VOH
Min.
V
CCI
pin should be connected to 2.5 V.
mA mA
I
OL
33 33
VTT (typ.) (V)
I
OH
1.5
Max.
mA
I
169
OSL
1
Max.
I
mA
124
OSH
C
1
LOAD
10
µA
I
10
(pF)
IL
2
µA
I
10
IH
2

Related parts for A3P1000L-PQG208