IS61NLP51236-200TQLI INTEGRATED SILICON SOLUTION (ISSI), IS61NLP51236-200TQLI Datasheet - Page 22

no-image

IS61NLP51236-200TQLI

Manufacturer Part Number
IS61NLP51236-200TQLI
Description
IC, SRAM, 18MBIT, 3.1NS, TQFP-100
Manufacturer
INTEGRATED SILICON SOLUTION (ISSI)
Datasheet

Specifications of IS61NLP51236-200TQLI

Memory Size
18Mbit
Memory Configuration
512K X 36
Clock Frequency
200MHz
Access Time
3.1ns
Supply Voltage Range
3V To 3.6V
Memory Case Style
TQFP
No. Of Pins
100
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IS61NLP51236-200TQLI
Manufacturer:
ISSI
Quantity:
135
Part Number:
IS61NLP51236-200TQLI
Manufacturer:
ISSI, Integrated Silicon Solution Inc
Quantity:
10 000
Part Number:
IS61NLP51236-200TQLI
Manufacturer:
ISSI
Quantity:
20 000
Part Number:
IS61NLP51236-200TQLI-TR
Manufacturer:
ISSI, Integrated Silicon Solution Inc
Quantity:
10 000
Test Access Port (TAP) in the PBGA package only. (Not
available in TQFP package.) This port operates in ac-
cordance with IEEE Standard 1149.1-1900, but does not
IEEE 1149.1 SERIAL BOUNDARY SCAN (JTAg)
The IS61NLP and IS61NVP have a serial boundary scan
include all functions required for full 1149.1 compliance.
These functions from the IEEE specification are excluded
because they place added delay in the critical speed path
of the SRAM. The TAP controller operates in a manner that
does not conflict with the performance of other devices us-
ing 1149.1 fully compliant TAPs. The TAP operates using
JEDEC standard 2.5V I/O logic levels.
DISABLINg THE JTAg FEATURE
The SRAM can operate without using the JTAG feature.
To disable the TAP controller, TCK must be tied LOW
(V
internally pulled up and may be disconnected. They may
alternately be connected to V
TDO should be left disconnected. On power-up, the device
will start in a reset state which will not interfere with the
device operation.
TAP CONTROLLER BLOCK DIAgRAM
22
IS61NLP25672/IS61NVP25672 
IS61NLP51236/IS61NVP51236
IS61NLP102418/IS61NVP102418   
SS
) to prevent clocking of the device. TDI and TMS are
TMS
TCK
TDI
Selection Circuitry
TAP CONTROLLER
dd
through a pull-up resistor.
31 30 29
0
2
x
Bypass Register
Instruction Register
Identification Register
Boundary Scan Register*
1
. . . . .
0
. . .
TEST ACCESS PORT (TAP) - TEST CLOCK
The test clock is only used with the T AP controller. All inputs
are captured on the rising edge of TCK and outputs are
driven from the falling edge of TCK.
TEST MODE SELECT (TMS)
The TMS input is used to send commands to the TAP
controller and is sampled on the rising edge of TCK. This
pin may be left disconnected if the TAP is not used. The
pin is internally pulled up, resulting in a logic HIGH level.
TEST DATA-IN (TDI)
The TDI pin is used to serially input information to the
registers and can be connected to the input of any regis-
ter. The register between TDI and TDO is chosen by the
instruction loaded into the TAP instruction register. For
information on instruction register loading, see the TAP
Controller State Diagram. TDI is internally pulled up and
can be disconnected if the TAP is unused in an applica-
tion. TDI is connected to the Most Significant Bit (MSB)
on any register.
Integrated Silicon Solution, Inc. — www.issi.com
2
2
1
1
0
0
Selection Circuitry
TDO
01/06/2011
Rev.  M

Related parts for IS61NLP51236-200TQLI