FM25CL64-G Ramtron, FM25CL64-G Datasheet - Page 6

IC, FRAM, 64KBIT, 20MHZ, SOIC-8

FM25CL64-G

Manufacturer Part Number
FM25CL64-G
Description
IC, FRAM, 64KBIT, 20MHZ, SOIC-8
Manufacturer
Ramtron
Datasheet

Specifications of FM25CL64-G

Memory Size
64Kbit
Memory Configuration
8K X 8
Ic Interface Type
Serial, SPI
Supply Voltage Range
2.7V To 3.65V
Memory Case Style
SOIC
No. Of Pins
8
Operating Temperature Range
-40°C To +85°C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
FM25CL64-G
Manufacturer:
IDT
Quantity:
31 000
Part Number:
FM25CL64-G
Quantity:
5 510
Part Number:
FM25CL64-G
Manufacturer:
RAMTRON
Quantity:
20 000
Part Number:
FM25CL64-G
Manufacturer:
RAMTRON
Quantity:
18 544
Part Number:
FM25CL64-GTR
Quantity:
2 000
Part Number:
FM25CL64-GTR
Manufacturer:
RAMTRON
Quantity:
1 000
Part Number:
FM25CL64-GTR
Manufacturer:
RAMTRON
Quantity:
8 567
Company:
Part Number:
FM25CL64-GTR
Quantity:
2 500
RDSR - Read Status Register
The RDSR command allows the bus master to verify
the contents of the Status Register. Reading Status
provides information about the current state of the
write protection features. Following the RDSR op-
code, the FM25CL64 will return one byte with the
contents of the Status Register. The Status Register is
described in detail in a later section.
Status Register & Write Protection
The write protection features of the FM25CL64 are
multi-tiered. First, a WREN op-code must be issued
prior to any write operation. Assuming that writes are
enabled using WREN, writes to memory are
controlled by the Status Register. As described
above, writes to the Status Register are performed
using the WRSR command and subject to the /WP
pin. The Status Register is organized as follows.
Table 2. Status Register
Bits 0 and 4-6 are fixed at 0 and cannot be modified.
Note that bit 0 (“Ready” in EEPROMs) is
unnecessary as the F-RAM writes in real-time and is
never busy. The WPEN, BP1 and BP0 control write
protection features. They are nonvolatile (shaded
Rev. 3.5
Feb. 2011
Bit
Name
WPEN
7
6
0
5
0
Figure 8. WRSR Bus Configuration (WREN not shown)
4
0
BP1
3
Figure 7. RDSR Bus Configuration
BP0
2
WEL
1
0
0
WRSR – Write Status Register
The WRSR command allows the user to select
certain write protection features by writing a byte to
the Status Register. Prior to issuing a WRSR
command, the /WP pin must be high or inactive. Note
that on the FM25CL64, /WP only prevents writing to
the Status Register, not the memory array. Prior to
sending the WRSR command, the user must send a
WREN command to enable writes. Note that
executing a WRSR command is a write operation and
therefore clears the Write Enable Latch.
yellow). The WEL flag indicates the state of the
Write Enable Latch. Attempting to directly write the
WEL bit in the Status Register has no effect on its
state. This bit is internally set and cleared via the
WREN and WRDI commands, respectively.
BP1 and BP0 are memory block write protection bits.
They specify portions of memory that are write-
protected as shown in the following table.
Table 3. Block Memory Write Protection
BP1
0
0
1
1
BP0
0
1
0
1
Protected Address Range
None
1800h to 1FFFh (upper ¼)
1000h to 1FFFh (upper ½)
0000h to 1FFFh (all)
Page 6 of 14
FM25CL64

Related parts for FM25CL64-G